# LOW POWER 32K X 8 STATIC CMOS RAM #### **FEATURES** - V<sub>cc</sub> Current (Commercial/Industrial) - Operating: 70mA/85mA - CMOS Standby: 100µA/100µA - Access Times - -55/70/85 - Wide Range Power Supply: 2.7V to 3.6V - Easy Memory Expansion Using CE and OE Inputs - Common Data I/O - **■** Three-State Outputs - **■** Fully TTL Compatible Inputs and Outputs - Advanced CMOS Technology - Automatic Power Down - Packages - 28-Pin 600 mil DIP - 28-Pin 330 mil SOP - 28-Pin TSOP #### DESCRIPTION The P3C1256L is a 262,144-bit low power CMOS static RAM organized as 32Kx8. The CMOS memory requires no clocks or refreshing, and has equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates with a wide range power supply (2.7V to 3.6V). Access times of 55 ns and 70 ns are available. CMOS is utilized to reduce power consumption to a low level. The P3C1256L device provides asynchronous operation with matching access and cycle times. Memory locations are specified on address pins $\underline{A}_0$ to $A_{14}$ . Reading is accomplished by device selection ( $\overline{CE}$ and output enabling ( $\overline{OE}$ ) while write enable ( $\overline{WE}$ ) remains HIGH. By presenting the address under these conditions, the data in the addressed memory location is presented on the data input/output pins. The input/output pins stay in the HIGH Z state when either $\overline{CE}$ or $\overline{OE}$ is HIGH or $\overline{WE}$ is LOW. ## **FUNCTIONAL BLOCK DIAGRAM** ## **PIN CONFIGURATIONS** ## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Temperature Range (Ambient) | Supply Voltage | |-----------------------------|-------------------------------| | Commercial (0°C to 70°C) | $2.7V \le V_{CC} \le 3.6V$ | | Industrial (-40°C to 85°C) | 2.7V ≤ V <sub>CC</sub> ≤ 3.6V | | Military (-55°C to 125°C) | 2.7V ≤ V <sub>CC</sub> ≤ 3.6V | ## MAXIMUM RATINGS(1) | Sym | Parameter | Min | Max | Unit | |-------------------|---------------------------------------------------|-------|-----------------------|------| | V <sub>cc</sub> | Supply Voltage with Respect to GND | -0.5 | 7.0 | V | | V <sub>TERM</sub> | Terminal Voltage with Respect to GND (up to 7.0V) | -0.5 | V <sub>cc</sub> + 0.5 | V | | T <sub>A</sub> | Operating Ambient Temperature | -55 | 125 | °C | | S <sub>TG</sub> | Storage Temperature | -65 | 150 | °C | | I <sub>OUT</sub> | Output Current into Low Outputs | | 25 | mA | | I <sub>LAT</sub> | Latch-up Current | > 200 | | mA | ## DC ELECTRICAL CHARACTERISTICS (Over Recommended Operating Temperature & Supply Voltage)(2) | Sym | Parameter | Test Conditions | | Min | Max | Unit | |------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----------------------|------| | V <sub>OH</sub> | Output High Voltage (I/O <sub>0</sub> - I/O <sub>7</sub> ) | $I_{OH} = -1 \text{mA}, V_{CC} = 3.0 \text{V}$ | | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage (I/O <sub>0</sub> - I/O <sub>7</sub> ) | I <sub>OL</sub> = 2.1mA | | | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 <sup>(3)</sup> | 0.8 | V | | | | | Com | -2 | +2 | | | I | Input Leakage Current | GND ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | Ind | -5 | +5 | μA | | | | | Mil | | | | | | | OND AV | Com | -2 | +2 | | | I <sub>LO</sub> | Output Leakage Current | $\frac{\text{GND} \le \text{V}_{\text{OUT}} \le \text{V}_{\text{CC}}}{\overline{\text{CE}} = \text{V}_{\text{IH}}}$ | Ind | -5 | +5 | μΑ | | | | OL - V <sub>IH</sub> | Mil | | | | | I <sub>SB</sub> | V <sub>CC</sub> Current<br>TTL Standby Current<br>(TTL Input Levels) | $V_{CC} = 3.6V$ , $I_{OUT} = 0$ mA<br>$\overline{CE} = V_{IH}$ | | | 3 | mA | | I <sub>SB1</sub> | V <sub>CC</sub> Current<br>CMOS Standby Current<br>(CMOS Input Levels) | $V_{CC} = 3.6V$ , $I_{OUT} = 0$ mA<br>$\overline{CE} \ge V_{CC} - 0.2V$ | | | 100 | μА | ## CAPACITANCES<sup>(4)</sup> $(V_{CC} = 3.3V, T_A = 25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter | Test Conditions | Max | Unit | |------------------|--------------------|----------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> =0V | 7 | pF | | C <sub>out</sub> | Output Capacitance | V <sub>OUT</sub> =0V | 9 | pF | ## POWER DISSIPATION CHARACTERISTICS VS. SPEED | Cress | Davanata: | Town and the Bonne | * | | | ** | | | I I m i 4 | |-----------------|--------------------------------------------|--------------------|-----|-----|-----|-----|-----|-----|-----------| | Sym Parameter | | Temperature Range | -55 | -70 | -85 | -55 | -70 | -85 | Unit | | | | Commercial | 70 | 70 | 70 | 15 | 15 | 15 | mA | | I <sub>cc</sub> | I <sub>cc</sub> Dynamic Operating Current* | Industrial | 85 | 85 | 85 | 25 | 25 | 25 | mA | | | | Military | 100 | 100 | 100 | 35 | 35 | 35 | mA | <sup>\*</sup> Tested with outputs open and all address and data inputs changing at the maximum write-cycle rate. The device is continuously enabled for writing, i.e. $\overline{\text{CE}}$ and $\overline{\text{WE}} \leq \text{V}_{\text{IL}}$ (max), $\overline{\text{OE}}$ is high. Switching inputs are 0V and 3V. ## AC ELECTRICAL CHARACTERISTICS—READ CYCLE (Over Recommended Operating Temperature & Supply Voltage) | C: | Davision | | 55 | -7 | 70 | -8 | 35 | l l m i f | |------------------|----------------------------------|----|-----|-----|-----|-----|-----|-----------| | Sym | ym Parameter | | Max | Min | Max | Min | Max | Unit | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | 85 | | ns | | t <sub>AA</sub> | Address Access Time | | 55 | | 70 | | 85 | ns | | t <sub>AC</sub> | Chip Enable Access Time | | 55 | | 70 | | 85 | ns | | t <sub>oh</sub> | Output Hold from Address Change | 5 | | 5 | | 5 | | ns | | t <sub>LZ</sub> | Chip Enable to Output in Low Z | 5 | | 5 | | 5 | | ns | | t <sub>HZ</sub> | Chip Disable to Output in High Z | | 20 | | 25 | | 30 | ns | | t <sub>oe</sub> | Output Enable Low to Data Valid | | 30 | | 35 | | 40 | ns | | t <sub>OLZ</sub> | Output Enable Low to Low Z | 5 | | 5 | | 5 | | ns | | t <sub>OHZ</sub> | Output Enable High to High Z | | 20 | | 25 | | 30 | ns | | t <sub>PU</sub> | Chip Enable to Power Up Time | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to Power Down Time | | 55 | | 70 | | 85 | ns | <sup>\*\*</sup> As above but @ f=1 MHz and $V_{\rm IL}/V_{\rm IH}$ = 0V/ $V_{\rm CC}$ . ## TIMING WAVEFORM OF READ CYCLE NO. 1 (OE CONTROLLED)(5) ## TIMING WAVEFORM OF READ CYCLE NO. 2 (ADDRESS CONTROLLED)(5,6) ## TIMING WAVEFORM OF READ CYCLE NO. 3 (ADDRESS CONTROLLED)(5,7) #### Notes: - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{iL}$ and $I_{iL}$ not more negative than -3.0V and -100mA, respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. - 5. WE is HIGH for READ cycle. - 6. $\overline{\text{CE}}$ is LOW and $\overline{\text{OE}}$ is LOW for READ cycle. - 7. ADDRESS must be valid prior to, or coincident with $\overline{\text{CE}}$ transition LOW. - Transition is measured ± 200 mV from steady state voltage prior to change, with loading as specified in Figure 1. This parameter is sampled and not 100% tested. - Read Cycle Time is measured from the last valid address to the first transitioning address. ## AC CHARACTERISTICS—WRITE CYCLE (Over Recommended Operating Temperature & Supply Voltage) | Cumbal | Boundary | -55 | | -7 | 70 | -8 | 35 | I I mit | |----------------------|----------------------------------|-----|-----|-----|-----|-----|-----|---------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | $t_{wc}$ | Write Cycle Time | 55 | | 70 | | 85 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 50 | | 60 | | 75 | | ns | | t <sub>AW</sub> | Address Valid to End of Write | 50 | | 60 | | 75 | | ns | | t <sub>AS</sub> | Address Setup Time | 0 | | 0 | | 0 | | ns | | $t_{WP}$ | Write Pulse Width | 40 | | 50 | | 60 | | ns | | t <sub>AH</sub> | Address Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 25 | | 30 | | 35 | | ns | | $t_{_{\mathrm{DH}}}$ | Data Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to Output in High Z | | 25 | | 30 | | 35 | ns | | t <sub>ow</sub> | Output Active from End of Write | 5 | | 5 | | 5 | | ns | ## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED)(10,11) - 10. $\overline{\text{CE}}$ and $\overline{\text{WE}}$ must be LOW for WRITE cycle. - 11. $\overline{OE}$ is LOW for this WRITE cycle to show $t_{WZ}$ and $t_{OW}$ . 12. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in a high impedance state - 13. Write Cycle Time is measured from the last valid address to the first transitioning address. ## TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED)(10) ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | ## TRUTH TABLE | Mode | CE | ŌĒ | WE | I/O | Power | |---------------------------|----|----|----|------------------|---------| | Standby | Н | Х | Х | High Z | Standby | | Standby | Х | Х | Х | High Z | Standby | | D <sub>OUT</sub> Disabled | L | Н | Н | High Z | Active | | Read | L | L | Н | D <sub>OUT</sub> | Active | | Write | L | Х | L | High Z | Active | Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Because of the high speed of the P3C1256L, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm CC}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.77V (Thevenin Voltage) at the comparator input, and a $589\Omega$ resistor must be used in series with $D_{\text{OUT}}$ to match $639\Omega$ (Thevenin Resistance). $R_{TH} = 638.7\Omega$ $V_{TH} = 1.77 V$ $30pF^* (5pF^* \text{ for } t_{HZ}, t_{LZ}, t_{OHZ}, t_{OLZ}, t_{WZ} \text{ and } t_{OW})$ <sup>\*</sup> including scope and test fixture. ## **DATA RETENTION CHARACTERISTICS** | Sym | Parameter | Test Conditions | Min | Ty<br>V <sub>c</sub> | p.*<br>c = | | ax<br>c = | Unit | |-------------------|--------------------------------------|------------------------------|-------------------|----------------------|------------|------|-----------|------| | | | | | 2.0V | 3.0V | 2.0V | 3.0V | | | V <sub>DR</sub> | V <sub>cc</sub> for Data Retention | | 2.0 | | | | | ٧ | | I <sub>CCDR</sub> | Data Retention Current | CE ≥ V <sub>CC</sub> - 0.2V, | | 10 | 15 | 80 | 120 | μA | | t <sub>CDR</sub> | Chip Deselect to Data Retention Time | $V_{IN} \ge V_{CC} - 0.2V$ | 0 | | | | | ns | | t <sub>R</sub> † | Operation Recovery Time | or V <sub>IN</sub> ≤ 0.2V | t <sub>RC</sub> § | | | | | ns | <sup>\*</sup> TA = +25°C ## **DATA RETENTION WAVEFORM** $t_{RC}$ = Read Cycle Time <sup>† =</sup> This parameter is guaranteed but not tested. ## **ORDERING INFORMATION** | ~ | | | | | | | |--------|--------------|-------|--|--|--|--| | Pkg # | P6 | | | | | | | # Pins | 28 (600 mil) | | | | | | | Symbol | Min | Max | | | | | | Α | 0.090 | 0.200 | | | | | | A1 | 0.000 | 0.070 | | | | | | b | 0.014 | 0.020 | | | | | | b2 | 0.015 | 0.065 | | | | | | С | 0.008 | 0.012 | | | | | | D | 1.380 | 1.430 | | | | | | Е | 0.485 | 0.550 | | | | | | E1 | 0.600 | 0.625 | | | | | | е | 0.100 BSC | | | | | | | eВ | 0.600 TYP | | | | | | | L | 0.100 0.18 | | | | | | | | 0° | 15° | | | | | ## PLASTIC DUAL IN-LINE PACKAGE | Pkg # | S11-3 | | | | | | |--------|--------------|-------|--|--|--|--| | # Pins | 28 (330 Mil) | | | | | | | Symbol | Min | Max | | | | | | Α | 0.094 | 0.120 | | | | | | A1 | 0.002 | 0.014 | | | | | | В | 0.014 | 0.020 | | | | | | С | 0.008 | 0.012 | | | | | | D | 0.702 | 0.728 | | | | | | е | 0.050 | BSC | | | | | | Е | 0.291 | 0.340 | | | | | | Н | 0.463 | 0.477 | | | | | | h | 0.010 | 0.029 | | | | | | L | 0.020 | 0.050 | | | | | | | 0° | 8° | | | | | ## SOIC/SOP SMALL OUTLINE IC PACKAGE | • | | | |--------|-----------|-------| | Pkg # | T1 | | | # Pins | 28 | | | Symbol | Min | Max | | Α | 0.039 | 0.047 | | $A_2$ | 0.036 | 0.040 | | b | 0.007 | 0.011 | | D | 0.461 | 0.469 | | Е | 0.311 | 0.319 | | е | 0.022 BSC | | | H | 0.520 | 0.535 | ## **TSOP THIN SMALL OUTLINE PACKAGE** ## NOTE: Orientation ID is either next to Pin 1 (midway along row of pins) or in corner on side of package containing Pin 1. ## **REVISIONS** | DOCUMENT NUMBER | ER SRAM143 | | |-----------------|--------------------------------------------|--| | DOCUMENT TITLE | P3C1256L LOW POWER 32K x 8 STATIC CMOS RAM | | | REV | ISSUE DATE | ORIGINATOR | DESCRIPTION OF CHANGE | |-----|------------|------------|-------------------------------| | OR | Jul-2011 | JDB | New Data Sheet | | Α | Oct-2011 | JDB | Added wide range power supply |