## M21204/M21214 SD and HD Cable Equalizers The M21204/M21214 are high-speed, low-power, adaptive co-axial cable equalizers designed to increase the maximum low-iitter transmission distance of serial digital interface (SDI) video signals and DVB-ASI across commonly used bandwidth-limiting 75 $\Omega$ coaxial cable. These devices automatically optimize their transfer function based on the bit rate and cable length to minimize the inter-symbol interference (ISI) jitter caused by the cable and to remove the DC offset components introduced with the pathological test pattern and AC coupling in systems. The M21214 is designed to support at SD and HD data rates from 143 Mbps and 1485 Mbps. The M21204 is designed to support SD data rates between 143 Mbps and 540 Mbps. The low-noise, high-gain equalizer allows for low jitter HD transmissions up to a length of 200m (Belden 1694A) and 120m (Belden 8281). For SD data rates, cable lengths up to 400m (Belden 1694A) and 300m (Belden 8281) are supported. The M21214 is designed to be a pin-for-pin compatible drop-in replacement for the legacy GS1524, while the M21204 is a pin-for-pin compatible drop-in replacement for the legacy GS9064. These devices offer lower power dissipation, a choice of a 2.5V or 3.3V power supply, for new designs, and increased typical input return loss of 25 dB, depending on installed input BNC connector. ### **Applications** - · SMPTE Coaxial Cable Interface - · Studio video applications - · Broadcast video applications - Distribution video applications #### **Standards Compliance** - SMPTE 259M, SMPTE 292M, SMPTE 344M (at appropriate data rates) - DVB-ASI (270 Mbps) #### **Features** - SMPTE/DVB-ASI compliant at SD and HD (M21214) - SMPTE/DVB-ASI compliant at SD (M21204) - Pin for Pin and functionally compatible with GS1524 (M21214) - Pin for Pin and functionally compatible with GS9064 (M21204) - Interchangeable PCB footprint for all three devices - 2.5V or 3.3V Supply - Low Power (175 mW @ 2.5V, 230 mW @ 3.3V) - 25 dB typical input return loss with existing matching circuit - Extended Temperature range: -10 to 85 °C #### **Functional Block Diagram** ## **Ordering Information** | Part Number | Package | Operating Data Rate | Operating Temperature | |-------------|------------------------------|---------------------|-----------------------| | M21204G-xx* | 16-pin SOIC (RoHS compliant) | 143-540 Mbps | −10 °C to 85 °C | | M21214G-xx* | 16-pin SOIC (RoHS compliant) | 143-1485 Mbps | −10 °C to 85 °C | <sup>\*</sup> Consult the price list for exact part number when ordering. ## **Revision History** | Revision | Level | Date | Description | |----------|-------------|---------------|----------------------------------------------------| | В | Release | April 2007 | Production release. | | | | | Specification changes to Tables 2-3, 2-5, and 2-6. | | А | Preliminary | February 2007 | Combined M21204 and M21214 Data Sheets. | | | | | (replaces 21204-DSH-001-C and 21214-DSH-001-F). | | | | | Removed 1.8V operation. | | | | | Removed CLI and MUTE threshold specification. | <sup>\*</sup> The letter 'G' designator after the part number indicates a RoHS-compliant package. Refer to www.mindspeed.com for additional information. # **Table of Contents** | Urder | ing II | ntormation | II | |--------|--------|-------------------------------------------------|----| | Revis | ion H | istory | ii | | Table | of Co | ontents | ii | | | | ıres | | | | Ŭ | | | | LIST 0 | it lab | les | ۷ | | 1.0 | Func | tional Description | 1 | | | 1.1 | Pin Descriptions | 1 | | | | 1.1.1 General Nomenclature | 1 | | | | 1.1.2 High-Speed Input | 1 | | | | 1.1.3 High-Speed Output | | | | | 1.1.4 Adaptive Equalization Selection | | | | | 1.1.5 Cable Length Indicator | | | | | 1.1.6 Output Mute and Signal Detect. | | | | | 1.1.7 Equalizer Detailed Description | | | | 1.2 | M21204/M21214 Common Signals by Interface Group | | | | | 1.2.1 M21204/M21214 Pins | 4 | | 2.0 | Prod | uct Specification | 6 | | | 2.1 | General Specifications | 6 | | | 2.2 | Input/Output Level Specifications | 7 | | | 2.3 | EQ Specifications1 | 0 | | | 2.4 | Package Specification | 1 | | | 2.5 | Manufactureability | 2 | | | | 2.5.1 Electrostatic Discharge | 2 | | | | 2.5.2 Peak Reflow Temperature | | | | | 2.5.3 Moisture Sensitivity Level (MSL) | 2 | | | 2.6 | Design Considerations | 2 | | | | 2.6.1 Thermal Considerations | 2 | | Appe | ndix . | | 3 | | | A.1 | Glossary of Terms/Acronyms | 3 | | | A.2 | Reference Documents | | | | | A 2.1 External | | # **List of Figures** | Figure 1-1. | Single-ended Typical Input Matching/Termination Network | 1 | |-------------|-----------------------------------------------------------------|----------| | Figure 1-2. | Test Setup Diagram for M21204/M21214 Cable Equalizer Evaluation | 3 | | Figure 1-3. | M21204/M21214 Pin Assignments | <u>E</u> | | Figure 2-1. | Output Symbols Definition | 9 | | Figure 2-2. | M21204/M21214 Packaging Details | 1 | # **List of Tables** | Table 1-1. | Power Pins | 3 | |------------|-----------------------------------------------------------|---| | Table 1-2. | High-speed Signal Pins. | 3 | | Table 1-3. | M21204/M21214 Control/Interface Pins. | | | Table 2-1. | Absolute Maximum Ratings | 6 | | Table 2-2. | Recommended Operating Conditions | | | Table 2-3. | Power DC Electrical Specifications | | | Table 2-4. | CMOS Input Electrical Specifications (Logic Signals Only) | | | Table 2-5. | High Speed Input Electrical Specifications | | | Table 2-6. | High Speed Output Electrical Specifications | | | Table 2-7. | Cable Equalizer Distance Specifications | | | Table 2-8. | SD/MUTE Specifications | | # 1.0 Functional Description #### 1.1 **Pin Descriptions** #### 1.1.1 **General Nomenclature** Through out this data sheet, physical pins will be denoted in **BOLD** print. An array of pins can be called by each individual pin name (e.g. MF0, MF1, MF2, MF3, and MF6) or as an array (e.g. MF[6, 5..0] or MF[6:0]). #### 1.1.2 **High-Speed Input** Digital video coaxial cables are AC coupled to the high-speed low-noise inputs, SDI/SDI, which, are designed to operate in both the single-ended or differential mode. The typical application is single-ended into the non-inverting **SDI** input with the inverting **SDI** input biased to match the bias on the used input. For GS9064/GS1524 drop-in compatibility, the M21204/M21214 do not contain any internal input terminations and require both external input termination as well as the matching circuit to exceed the SMPTE input return loss specifications. The package and IC design of the M21204/M21214 have been optimized for high-speed performance allowing them to exceed the SMPTE return loss spec by 5dB to 10dB using the recommended external matching/termination network and commonly employed through-hole, or vertical mount 75Ω BNC connectors. For non-inverting single-ended operation, the recommended input circuit is shown in Figure 1-1. For differential operation, the matching/termination circuit on SDI should be duplicated on SDI. The internal pull ups automatically bias **SDI/SDI** to 0.72 x **AV**<sub>DD</sub> for proper AC coupled operation. Figure 1-1. Single-ended Typical Input Matching/Termination Network ### 1.1.3 High-Speed Output The high-speed differential outputs after equalization are made available on the **SDO/SDO** pins. The M21204/M21214 support power supply voltages of 2.5V or 3.3V. For backwards compatibility with a 3.3V power supply, the M21204/M21214 output swing and common-mode is compatible with the GS9064 and GS1524, respectively. ### 1.1.4 Adaptive Equalization Selection In typical operation, the adaptive equalization is enabled with **EQ\_BYP** = Low, however, with **EQ\_BYP** = High, the adaptive equalization and DC restore circuits are bypassed and the input is fed directly to the output. ### 1.1.5 Cable Length Indicator When the adaptive equalization is enabled (EQ\_BYP = Low), an analog voltage inversely proportional to the cable length is made available on CLEN. The same transfer function applies to all bit rates. When the adaptive equalization is disabled (EQ\_BYP = High), the voltage falls to its highest value (this indicates 0m cable length). During an LOS (Loss Of input Signal) event, the voltage falls to its lowest value. ### 1.1.6 Output Mute and Signal Detect When configured as an input by forcing a voltage on $\overline{SD}/MUTE = \text{High (Vdd)}$ , the output of the M21204/M21214 will be inhibited at logic low (outputs muted). When $\overline{SD}/MUTE = \text{Low (Vss)}$ , the output is never muted and the programmable cable length based mute function is disabled. When tied to a high-impedance input or left floating, the programmable inhibit based on cable length is enabled and the pin is defined as an LOS output (logic). In the event of an LOS, the output is muted. The inhibit threshold is set with an analog voltage applied to the **THRESH** input pin, this threshold will depend on cable type (e.g. Belden 1694A or 8281). ### 1.1.7 Equalizer Detailed Description The basic equalizer design consists of interlaced stages of gain and equalization to maximize both the overall equalization gain as well as the input sensitivity for maximum performance with minimum jitter. In order to achieve maximum cable distances, the equalizer has over 50 dB of broadband signal boost and maintains an input sensitivity of approximately 10 mV. Using a high-performance silicon process, high gain-bandwidth products are achieved allowing for high-performance, wide dynamic range design with minimum power dissipation. Since 270 Mbps and 1.485 Gbps signals are launched with different SMPTE specified rise and fall times which can vary substantially (especially at the receive end after going though a wide dynamic range of valid cable lengths) the M21204/M21214 equalization routine determines both the bit rate and the resultant signal HF attenuation as opposed to just looking at the launch edge rates. By determining both sets of conditions, it is possible to optimize the equalizer for both HD and SD performance. Therefore, the M21204/M21214 maintain the same maximum cable length as optimized SD only equalizers. For example, a SD signal through a short cable can have the same edge rate as a HD signal through a long cable; yet, both conditions require different levels of equalization as well as different optimized inverse-transfer functions. The advanced equalization technology can make the distinction between the two cases for optimal performance. This also leads to proper mute threshold (**THRESH**) and cable length indicator (**CLEN**) operation that is independent of the bit rate. In order to accommodate both the SMPTE worst case equalizer pathological patterns as well as some customer derived worst case DC offset patterns, a high-gain slicer is included in the signal path to correct for any eye-crossing wander due to AC coupling of the input. Figure 1-2 shows the test setup used by Mindspeed to evaluate the performance of the M21204/M21214 cable equalizers. Figure 1-2. Test Setup Diagram for M21204/M21214 Cable Equalizer Evaluation ## 1.2 M21204/M21214 Common Signals by Interface Group Table 1-1. Power Pins | Pin Name | Pin Number | Function | Туре | |------------------|--------------|-----------------|-------| | AV <sub>SS</sub> | 3, 6, 11, 14 | Ground | Power | | AV <sub>DD</sub> | 2, 15 | Positive Supply | Power | Table 1-2. High-speed Signal Pins | Pin Name | Pin Number | Function | Default | Туре | |---------------------|------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------| | SDI/ <del>SDI</del> | 4, 5 | Non-inverting and Inverting Serial Data Input to the adaptive equalizer | GS9064/GS1524 compatible at 3.3V and external termination required. | I—AC coupled high speed | | SDO/SDO | 13, 12 | Non-inverting and Inverting Serial Data<br>Output | GS9064/GS1524 compatible at 3.3V | O—high speed CML | #### 1.2.1 M21204/M21214 Pins Table 1-3. M21204/M21214 Control/Interface Pins | Pin Name | Pin Number | Function | Default | Туре | |----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------| | CLEN | 1 | Cable length Indicator output | _ | Analog | | THRESH | 10 | Input control signal. Programmable cable length forced mute threshold. This function is disabled if <b>SD/MUTE</b> = Low. | Internal pull down | Analog | | SD/MUTE | 16 | Bi-directional Signal that can be used as an input control signal or as an output status indicator. When configured as an input by forcing a voltage on \$\overline{SD}/MUTE\$ = High (a voltage greater that 1.2V), the SDO outputs will be inhibited at logic low (outputs muted). When \$\overline{SD}/MUTE\$ = Low, the output is never muted and the programmable cable length based mute function is disabled. When configured as an output (tied to a high-impedance input) or left floating, the programmable inhibit based on cable length is enabled. Configured as Output: Low = Input signal detect High = Loss of signal Configured as Input: Low = Never mute High = Force Mute | | 1/0 | | EQ_BYP | 9 | Input control signal that when enabled (High) bypasses the inputs directly to the output stage. Low = Normal operation High = Disables EQ and bypasses input to output | Internal pull down | I—CMOS | | AGC/AGC | 7, 8 | External AGC (Automatic Gain Control) capacitor connection points. Use 1.0uF capacitor. | Internal pull up | Analog | Internal pull-up/pull-down is 100 $k\Omega$ Figure 1-3. M21204/M21214 Pin Assignments # 2.0 Product Specification #### **General Specifications** 2.1 Table 2-1. Absolute Maximum Ratings | Symbol | Parameter | Minimum | Maximum | Units | |---------------------|-------------------------------|------------------------|------------------------|-------| | AV <sub>DD</sub> | Digital I/O Power | AV <sub>SS</sub> – 0.5 | AV <sub>SS</sub> + 3.6 | V | | _ | High-speed signal pins | AV <sub>SS</sub> – 0.5 | AV <sub>SS</sub> + 3.6 | V | | _ | Control/Interface Pins | AV <sub>SS</sub> – 0.5 | AV <sub>SS</sub> + 3.6 | V | | T <sub>STORE</sub> | Storage Temperature | -65 | +150 | °C | | ESD <sub>HBML</sub> | Human Body Model (low-speed) | 2000 | _ | V | | ESD <sub>HBMH</sub> | Human Body Model (high-speed) | 2000 | _ | V | | ESD <sub>CDM</sub> | Charge Device Model | 500 | _ | V | | NOTE: | | | | | | No Damage. | | | | | #### Table 2-2. **Recommended Operating Conditions** | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |------------------|----------------------------------------|-------|---------|---------|---------|-------| | AV <sub>DD</sub> | Power | 1 | -5% | 2.5/3.3 | +5% | V | | T <sub>A</sub> | Ambient Temperature | _ | -10 | _ | +85 | °C | | $\theta_{JA}$ | Junction to Ambient Thermal Resistance | _ | ı | 90 | | °C/W | - Mounted on multi layer board ( $\geq 4$ layers). - Airflow = 0.0 m/s. Table 2-3. Power DC Electrical Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |-----------------------|---------------------------------|---------|---------|---------|---------|-------| | Total I <sub>DD</sub> | Supply Current | 1 | - | 70 | 90 | mA | | P <sub>DISS2.5V</sub> | Total Power Dissipation (@2.5V) | 1, 2, 3 | _ | 175 | 236 | mW | | P <sub>DISS3.3V</sub> | Total Power Dissipation (@3.3V) | 1, 2, 3 | | 230 | 312 | mW | #### **NOTES:** - 1. Specified at recommended operating conditions—see Table 2-2. - 2. Includes on-chip power dissipation as well as off-chip power dissipated by termination resistors. - 3. Typical calculated at nominal supply voltage, maximum calculated at nominal supply voltage + 5%. ## 2.2 Input/Output Level Specifications Table 2-4. CMOS Input Electrical Specifications (Logic Signals Only) | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |-----------------|----------------------------|-------|-------------------------|---------|-------------------------|-------| | V <sub>IH</sub> | Input Logic High Voltage | 1 | 0.75 x AV <sub>DD</sub> | | AV <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Logic Low Voltage | 1 | 0 | _ | 0.25 x AV <sub>DD</sub> | V | | I <sub>IH</sub> | Input Current (logic high) | 1 | -100 | _ | 100 | μА | | I <sub>IL</sub> | Input Current (logic low) | 1 | -100 | _ | 100 | μА | #### NOTE: Table 2-5. High Speed Input Electrical Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------------------------------------------|---------|---------|---------|---------|-------| | DR <sub>IN</sub> | Input Bit Rate (M21204) | 1 | 143 | _ | 540 | Mbps | | | Input Bit Rate (M21214) | 1 | 143 | _ | 1485 | Mbps | | $V_{ID}$ | Input Voltage Range with 0m of cable, p-p, A <sub>VDD</sub> = 2.5 or 3.3V | 1, 5 | 700 | 800 | 1200 | mV | | V <sub>ICM</sub> | Input Common-Mode Voltage (AV <sub>DD</sub> = 3.3V) | 1, 4 | _ | 2.75 | _ | V | | | Input Common-Mode Voltage (AV <sub>DD</sub> = 2.5V) | 1, 4 | _ | 1.95 | _ | V | | C <sub>IN</sub> | Input capacitance | 1, 4 | _ | 0.5 | _ | pF | | R <sub>IN</sub> | Input resistance | 1, 4 | _ | 1.6 | _ | kΩ | | S <sub>11</sub> | Input Return Loss (5 MHz to 1.5 GHz) | 1, 2, 3 | 20 | 30 | _ | dB | #### NOTES: - Specified at recommended operation conditions—see Table 2-2. - 2. Using the recommended input termination shown in Figure 1-1. - 3. Measured single ended. - 4. Guaranteed by design. - 5. This is also the recommended cable launch level (far end). <sup>1.</sup> Specified at recommended operating conditions—see Table 2-2. Spec is for a max load of 20 pF. Table 2-6. High Speed Output Electrical Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |----------------------------------|------------------------------------------------------------|------------|---------|--------------------------|---------|-------| | t <sub>r</sub> /t <sub>f</sub> | Rise/Fall Time (20%–80%), M21204 | 1, 2, 7 | _ | 500 | 675 | ps | | | Rise/Fall Time (20%–80%), M21214 | 1, 2, 7 | _ | 100 | 120 | ps | | t <sub>r</sub> /t <sub>fmm</sub> | Rise/Fall Time Mismatch, M21204 | 1, 2, 7 | _ | 0 | 70 | ps | | | Rise/Fall Time Mismatch, M21214 | 1, 2, 7 | _ | 0 | 30 | ps | | DCD <sub>0</sub> | Duty Cycle Distortion (DCD), M21204 | 1, 2, 5, 6 | _ | 0 | 50 | ps | | | Duty Cycle Distortion (DCD), M21214 | 1, 2, 5, 6 | _ | 0 | 15 | ps | | V <sub>OD</sub> | Differential Output Voltage p-p<br>HiSwEn = 0 (750mV) | 1, 3 | 600 | 750 | 950 | mV | | V <sub>OCM</sub> | Common mode Voltage<br>HiSwEn = 0 (750mV) | 1, 3, 4 | _ | AV <sub>DD</sub> – 0.205 | _ | V | | $V_{OD}$ | Differential Output Voltage p-p<br>HiSwEn = 1 (1050mV) | 1, 3 | 850 | 1050 | 1270 | mV | | V <sub>OCM</sub> | Common mode Voltage<br>HiSwEn = 1 (1050mV) | 1, 3, 4 | _ | AV <sub>DD</sub> – 0.290 | _ | V | | Z <sub>0</sub> | Internal Output Termination Resistance to AV <sub>DD</sub> | 1 | 40 | 50 | 60 | Ω | #### NOTES: - 1. Specified at recommended operation conditions—see Table 2-2. - 2. With $100\Omega$ differential termination. - 3. With $50\Omega$ to $AV_{DD}$ termination. - 4. Outputs DC-coupled. - 5. Duty Cycle Distortion (DCD) is defined as the difference in the intrinsic jitter at the 50% voltage level and the intrinsic jitter at the rising/falling edge crossing point. If the rising/falling edge crossing point is at the 50% voltage level, then DCD = 0. - 6. Measured with a 1010 pattern. - 7. Measured with a PRBS23 pattern. Figure 2-1. Output Symbols Definition ## 2.3 EQ Specifications Table 2-7. Cable Equalizer Distance Specifications | Symbol | Parameter | Conditions | Notes | Minimum | Typical | Maximum | Units | |-------------------|------------------|--------------|-------|---------|---------|---------|-------| | LEN <sub>SD</sub> | Max Cable Length | Belden 1694A | 1, 3 | _ | 400 | _ | m | | | Max Cable Length | Belden 8281 | 1, 3 | _ | 300 | _ | m | | LEN <sub>HD</sub> | Max Cable Length | Belden 1694A | 2, 5 | _ | 200 | _ | m | | | Max Cable Length | Belden1694A | 2, 4 | _ | 140 | _ | m | | | Max Cable Length | Belden 8281 | 2, 4 | _ | 120 | _ | m | #### **NOTES:** Entire table specified at recommended operating conditions—see Table 2-2. - 1. Data Rate = 270 Mbps. - 2. Data Rate = 1485 Mbps. - 3. Error Free with timing Jitter typically = 0.2 UI, pathological pattern. - 4. Error Free with alignment Jitter typically = 0.25 UI, pathological pattern. - 5. Error Free with alignment jitter typically = 0.3 UI, pathological pattern. ### Table 2-8. SD/MUTE Specifications | Symbol | Parameter | Notes | Minimum | Typical | Maximum | Units | |---------------------|-----------------------------------------------|-------|---------|-------------------------|---------|-------| | V <sub>MUT_L0</sub> | Output voltage when input signal detected | 1 | _ | 0.16 x AV <sub>DD</sub> | _ | V | | V <sub>MUT_HI</sub> | Output voltage when input signal not detected | 1 | | 0.95 x AV <sub>DD</sub> | | V | #### NOTE: 1. Specified at recommended operating condition—see Table 2-2. ## 2.4 Package Specification The M21204/M21214 are available in a standard Pb-type package or in a RoHS compliant package. The RoHS package is compliant with standard reflow profiles for Pb-type packages. The package is illustrated in Figure 2-2 below. Figure 2-2. M21204/M21214 Packaging Details ## 2.5 Manufactureability The values shown in this section may change; however, these are standard requirements. ### 2.5.1 Electrostatic Discharge Tested per JESD22-A114. This device passes 2000V of ESD Human Body Model (HBM) testing. Tested per JESD22-C101. This device passes 500V of ESD Charged Device Model (CDM) testing. Tested per EIA/JESD78. This device passes 150mA of trigger current at 85°C during Latchup testing. ### 2.5.2 Peak Reflow Temperature M21204G/M21214G (RoHS compliant package): Peak reflow temperature is 260°C per JEDEC standards. ### 2.5.3 Moisture Sensitivity Level (MSL) All versions of this device (Std Pb-type and RoHS compliant packages) are Moisture Sensitivity Level (MSL) 3 per J-STD-020B and J-STD-033. ## 2.6 Design Considerations For drop-in compatible applications the M21204/M21214 will be constrained to operate within an existing PCB layout. For new designs, the M21204/M21214 may use the existing legacy layout or it may be operated with 2.5V power supply rails. See Digital Video Interfacing Application Note (212xx-APP-001-A) for guidance on the following: - · Component Placement and Layout - Routing Considerations #### 2.6.1 Thermal Considerations The M21204/M21214 consume less power than the legacy GS9064/GS1524 devices, therefore for existing designs, the M21204/M21214 will contribute less thermal energy and should result in a lower operating temperature. # **Appendix** ## A.1 Glossary of Terms/Acronyms ASIC Application Specific Integrated Circuit DTV Digital Television DVB Digital Video Broadcast EQ Equalizer or Equalization HD High Definition SD Standard Definition SDI Serial Digital Interface SMPTE Society of Motion Picture and Television Engineers ### A.2 Reference Documents #### A.2.1 External Society of Motion Picture and Television Engineers SMPTE 292M Bit-Serial Digital Interface for High-Definition Television Systems SMPTE 259M 10-Bit 4:2:2 Component and $4f_{SC}$ Composite Digital Signals—Serial Digital Interface SMPTE 344M 540Mb/s Serial Digital Interface **DVB Digital Video Broadcast** #### www.mindspeed.com General Information: Telephone: (949) 579-3000 Headquarters - Newport Beach 4000 MacArthur Blvd., East Tower Newport Beach, CA 92660 © 2007 Mindspeed Technologies<sup>®</sup>. Inc. All rights reserved. Information in this document is provided in connection with Mindspeed Technologies<sup>®</sup> ("Mindspeed<sup>®</sup>") products. These materials are provided by Mindspeed as a service to its customers and may be used for informational purposes only. Except as provided in Mindspeed's Terms and Conditions of Sale for such products or in any separate agreement related to this document, Mindspeed assumes no liability whatsoever. Mindspeed assumes no responsibility for errors or omissions in these materials. Mindspeed may make changes to specifications and product descriptions at any time, without notice. Mindspeed makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MINDSPEED PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MINDSPEED FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MINDSPEED SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS. Mindspeed products are not intended for use in medical, lifesaving or life sustaining applications. Mindspeed customers using or selling Mindspeed products for use in such applications do so at their own risk and agree to fully indemnify Mindspeed for any damages resulting from such improper use or sale.