# ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL **CLOCK GENERATOR** ### GENERAL DESCRIPTION The ICS8420231 is an Ethernet Clock Generator and a member of the HiPerClocks™ family of high performance devices from IDT. For Ethernet applications, a 25MHz crystal is used to generate 250MHz. The ICS842023I uses IDT 3rd generation low phase noise VCO technology and can achieve <1ps rms phase jitter, easily meeting Ethernet jitter requirements. The ICS842023I is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. ### **F**EATURES - (1) Differential HSTL output - · Crystal oscillator interface, 18pF parallel resonant crystal (24.5MHz - 34MHz) - Output frequency range: 245MHz 340MHz - VCO range: 490MHz 680MHz - RMS phase jitter @ 250MHz, using a 25MHz crystal (1.875Hz - 20MHz): 0.33ps (typical) - · 3.3V or 2.5V operating supply - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS5) and lead-free (RoHS 6) packages #### COMMON CONFIGURATION TABLE - 1 Gb ETHERNET | | Output Frequency | | | | |-------------------------|------------------|---|--------------------------|-------| | Crystal Frequency (MHz) | M | N | Multiplication Value M/N | (MHz) | | 25 | 20 | 2 | 10 | 250 | ### BLOCK DIAGRAM ## PIN ASSIGNMENT ### ICS842023I 8-Lead TSSOP 4.40mm x 3.0mm x 0.925mm package body **G** Package Top View The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice. # ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | |--------|------------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 2 | GND | Power | | Power supply ground. | | 3, 4 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 5 | OE | Input | Pullup | Output enable pin. When HIGH, Q0/nQ0 output is active. When LOW, the Q0/nQ0 output is in a high impedance state. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ0, Q0 | Output | | Differential clock outputs. HSTL interface levels. | | 8 | $V_{_{\mathrm{DD}}}$ | Power | | Core supply pin. | NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|-----------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | # ICS842023I # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, $V_{DD}$ 4.6V Inputs, $V_{I}$ -0.5V to $V_{DD}$ + 0.5V Outputs, $I_{\odot}$ Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{_{JA}} ~~101.7^{\circ}\text{C/W}~(0~\text{mps})$ Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | TBD | | mA | | I <sub>DDA</sub> | Analog Supply Current | | | TBD | | mA | #### Table 3B. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | $V_{DD}$ | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | $V_{DDA}$ | Analog Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | TBD | | mA | | I <sub>DDA</sub> | Analog Supply Current | | | TBD | | mA | Table 3C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----|-------------------------------------------------------------------|---------|---------|-----------------------|-------| | \/ | Input High Voltage | | 3.3V | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | 2.5V | 1.7 | | V <sub>DD</sub> + 0.3 | V | | M | Input Low Voltage | | 3.3V | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | | 2.5V | -0.3 | | 0.7 | V | | I <sub>IH</sub> | Input High Current | OE | $V_{DD} = V_{IN} = 3.465 \text{V or } 2.625 \text{V}$ | | | 5 | μΑ | | I | Input Low Current | OE | $V_{DD} = 3.465 \text{V or } 2.625 \text{V}, V_{IN} = 0 \text{V}$ | -150 | | | μA | # ICS842023I # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR Table 3D. HSTL DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | 1 | | 1.8 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | 0 | | 0.6 | V | | V <sub>ox</sub> | Output Crossover Voltage; NOTE 2 | | 40 | | 60 | % | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.4 | | 1.8 | V | NOTE 1: Outputs terminated with $50\Omega$ to GND. NOTE 2: Defined with respect to output voltage swing at a given condition. Table 3E. HSTL DC Characteristics, $V_{DD} = V_{DDA} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | 1 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | 0 | | 0.4 | V | | V <sub>ox</sub> | Output Crossover Voltage; NOTE 2 | | 40 | | 60 | % | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.4 | V | NOTE 1: Outputs terminated with $50\Omega$ to GND. NOTE 2: Defined with respect to output voltage swing at a given condition. #### TABLE 4. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|---------|------------|---------|-------| | Mode of Oscillation | | F | undamental | | | | Frequency | | 24.5 | | 34 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | ### Table 5A. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------|-------------------------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | | 245 | | 340 | MHz | | tjit(Ø) | RMS Phase Jitter ( Random);<br>NOTE 1 | 250MHz @ Integration Range:<br>1.875MHz - 20MHz | | 0.33 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | | 300 | | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Please refer to the Phase Noise Plots following this section. ### Table 5B. AC Characteristics, $V_{DD} = V_{DDA} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------|-------------------------------------------------|---------|---------|---------|-------| | f <sub>out</sub> | Output Frequency | | 245 | | 340 | MHz | | tjit(Ø) | RMS Phase Jitter ( Random);<br>NOTE 1 | 250MHz @ Integration Range:<br>1.875MHz - 20MHz | | 0.4 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | | 325 | | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Please refer to the Phase Noise Plots following this section. # ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR # PARAMETER MEASUREMENT INFORMATION #### **HSTL 3.3V OUTPUT LOAD AC TEST CIRCUIT** HSTL 2.5V OUTPUT LOAD AC TEST CIRCUIT #### RMS PHASE JITTER ### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### **OUTPUT RISE/FALL TIME** # ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR ### **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS842023I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{DD}}$ and $V_{\text{DDA}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu\text{F}$ and a $.01\mu\text{F}$ bypass capacitor should be connected to each $V_{\text{DDA}}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### CRYSTAL INPUT INTERFACE The ICS842023I has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR # **RELIABILITY INFORMATION** Table 6. $\theta_{\text{JA}} \text{vs. Air Flow Table for 8 Lead TSSOP}$ $\theta_{JA}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W TRANSISTOR COUNT The transistor count for ICS842023I is: 2538 # ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP TABLE 7. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | Minimum | Maximum | | N | 8 | 8 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 2.90 | 3.10 | | Е | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 ICS842023I FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO- HSTL CLOCK GENERATOR #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------|--------------------------|--------------------|---------------| | ICS842023AGI | 2023A | 8 Lead TSSOP | tube | -40°C to 85°C | | ICS842023AGIT | 2023A | 8 Lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS842023AGILF | 23AIL | 8 Lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS842023AGILFT | 23AIL | 8 Lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an ""LF"" suffix to the part number are the Pb-Free configuration and are RoHS compliant.