# 5V, -5V ECL Dual ECL Output Comparator with Latch The MC10E1651 is fabricated using ON Semiconductor's advanced MOSAIC III™ process. The MC10E1651 incorporates a fixed level of input hysteresis as well as output compatibility with 10 KH logic devices. In addition, a latch is available allowing a sample and hold function to be performed. The device is available in both a 16-pin DIP and a 20-pin surface mount package. The latch enable $(\overline{LEN_a} \text{ and } \overline{LEN_b})$ input pins operate from standard ECL 10 KH logic levels. When the latch enable is at a logic high level, the MC10E1651 acts as a comparator; hence, Q will be at a logic high level if V1 > V2 (V1 is more positive than V2). $\overline{Q}$ is the complement of Q. When the latch enable input goes to a low logic level, the outputs are latched in their present state providing the latch enable setup and hold time constraints are met. The 100 series contains temperature compensation. - Typical 3.0 dB Bandwidth > 1.0 GHz - Typical V to Q Propagation Delay of 775 ps - Typical Output Rise/Fall of 350 ps - Common Mode Range –2.0 V to +3.0 V - Individual Latch Enables - Differential Outputs - 28mV Input Hysteresis - Operating Mode: V<sub>CC</sub>= 5.0 V, V<sub>EE</sub>= -5.2 V - No Internal Input Pulldown Resistors - ESD Protection: > 2 KV HBM, > 100 V MM - Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test - Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D - Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34 - Transistor Count = 85 devices #### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS CDIP-16 L SUFFIX CASE 620 PLCC-20 FN SUFFIX CASE 775 A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week #### **ORDERING INFORMATION** | Device | Package | Shipping | |---------------|---------|----------------| | MC10E1651L | CDIP-16 | 25 Units/Rail | | MC10E1651FN | PLCC-20 | 46 Units/Rail | | MC10E1651FNR2 | PLCC-20 | 500 Units/Reel | <sup>\*</sup> All V<sub>CC</sub> and V<sub>CCO</sub> pins are NOT tied together on the die. Warning: All V $_{CC}$ , GND, and V $_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. Logic Diagrams and Pinout Assignments #### **PIN DESCRIPTION** | PIN | FUNCTION | |------------|------------------------------| | Qa, Qa | ECL Differential Outputs (a) | | Qb, Qb | ECL Differential Outputs (b) | | LENa, LENb | ECL Latch Enable | | V1a, V1b | ECL Input Comparator 1 | | V2a, V2b | ECL Input Comparator 2 | | Vcc | Positive Supply | | VEE | Negative Supply | | NC | No Connect | | GND | Ground | Figure 2. Logic Diagram #### **FUNCTION TABLE** | LEN | V1, V2 | FUNCTION | |-----|---------|----------| | Н | V1 > V2 | Н | | Н | V1 < V2 | L | | L | X | Latched | #### MAXIMUM RATINGS (Note 1) | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |------------------|-------------------------------------------|---------------------|--------------------|----------------------------|----------| | VSUP | Total Supply Voltage | VEE + VCC | | 12.0 | V | | VPP | Differential Input Voltage | V1 – V2 | | 3.7 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | TA | Operating Temperature Range | | | 0 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | θЈΑ | Thermal Resistance (Junction to Ambient) | 0 LFPM<br>500 LFPM | 28 PLCC<br>28 PLCC | 63.5<br>43.5 | °C/W | | θЈС | Thermal Resistance (Junction to Case) | std bd | 28 PLCC | 22 to 26 | °C/W | | V <sub>EE</sub> | PECL Operating Range NECL Operating Range | | | 4.2 to 5.7<br>-5.7 to -4.2 | V<br>V | | T <sub>sol</sub> | Wave Solder | <2 to 3 sec @ 248°C | | 265 | °C | <sup>1.</sup> Maximum Ratings are those values beyond which device damage may occur. #### **DC CHARACTERISTICS** $V_{CC} = +5.0 \text{ V} \pm 5\%$ ; $V_{EE} = -5.2 \text{ V} \pm 5\%$ (Note 2) | | | | | 0°C | | 25°C | | 85°C | | | | | |-----------------------|----------------------------------------------------|-------------|-------|------|-----------|-------|------|-----------|-------|-----|-----------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | VOH | Output HIGH Voltage (Note 3) | | -1020 | | -840 | -980 | | -810 | -920 | | -735 | mV | | VOL | Output Low Voltage (Note 3) | | -1950 | | -1630 | -1950 | | -1630 | -1950 | | -1600 | mV | | V <sub>IL</sub> | Input LOW Voltage (LEN) | | -1.95 | | -1.48 | -1.95 | | -1.48 | -1.95 | | -1.45 | mV | | $V_{IH}$ | Input HIGH Voltage (LEN) | | -1.17 | | -0.84 | -1.13 | | -0.81 | -1.07 | | -0.735 | mV | | II<br>I <sub>IH</sub> | Input Current (V1, V2) Input HIGH Current (LEN) | | | | 65<br>150 | | | 65<br>150 | | | 65<br>150 | μА | | ICC<br>IEE | Positive Supply Current<br>Negative Supply Current | | | | 50<br>–55 | | | 50<br>-55 | | | 50<br>-55 | mA | | VCMR | Common Mode Range (Note 4) | | -2.0 | | 3.0 | -2.0 | | 3.0 | -2.0 | | 3.0 | V | | Hys | Hysteresis | | | 27 | | | 27 | | | 30 | | mV | | V <sub>skew</sub> | Hysteresis Skew (Note 5) | | | -1.0 | | | -1.0 | | | 0 | | mV | | C <sub>in</sub> | Input Capacitance | DIP<br>PLCC | | | 3<br>2 | | | 3<br>2 | | | 3 2 | pF | NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. - Input and output parameters vary 1:1 with V<sub>CC</sub>. Outputs are terminated through a 50 ohm resistor to GND–2 volts. VCMR Min varies 1:1 with V<sub>EE</sub>; Max varies 1:1 with V<sub>CC</sub>. Hysteresis skew (V<sub>skew</sub>) is provided to indicate the offset of the hysteresis window. For example, at 25°C the nominal hysteresis value is 27mV and the V<sub>skew</sub> value indicates that the hysteresis was skewed from the reference level by 1mV in the negative direction. Hence the hysteresis was direction. hysteresis window ranged from 14mV below the reference level to 13mV above the reference level. All hysteresis measurements were determined using a reference voltage of 0mV. AC CHARACTERISTICS $V_{CC} = +5.0 \text{ V} \pm 5\%$ ; $V_{EE} = -5.2 \text{ V} \pm 5\%$ (Note 6) | | | 0°C | | 25°C | | 85°C | | | | | | |--------------------------------------|-------------------------------------------------------------------|-----|------------|------------|------------|------------|------------|------------|------------|-------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | fMAX | Maximum Toggle Frequency | | TBD | | | > 1.0 | | | TBD | | GHz | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay to Output (Note 7) V to Q LEN to Q | | 750<br>575 | 900<br>750 | 625<br>400 | 775<br>575 | 925<br>750 | 700<br>500 | 850<br>650 | 1050<br>850 | ps | | t <sub>S</sub> | Setup Time V | 450 | 300 | | 450 | 300 | | 550 | 350 | | ps | | th | Enable Hold Time V | -50 | -250 | | -50 | -250 | | -100 | -250 | | ps | | t <sub>pw</sub> | Minimum Pulse Width LEN | 400 | | | 400 | | | 400 | | | ps | | tskew | Within Device Skew (Note 8) | | 15 | | | 15 | | | 15 | | ps | | <sup>t</sup> JITTER | Cycle-to-Cycle Jitter | | TBD | | | TBD | | | TBD | | ps | | T <sub>DE</sub> | Delay Dispersion<br>(ECL Levels) (Notes 9, 10)<br>(Notes 9, 11) | | | | | 100<br>60 | | | | | ps | | T <sub>DL</sub> | Delay Dispersion<br>(TTL Levels) (Notes 12, 13)<br>(Notes 11, 12) | | | | | 350<br>100 | | | | | ps | | t <sub>r</sub><br>t <sub>f</sub> | Rise/Fall Times<br>(20-80%) | 225 | 325 | 475 | 225 | 325 | 475 | 250 | 375 | 500 | ps | - 6. Input and output parameters vary 1:1 with V<sub>CC</sub>. 7. The propagation delay is measured from the crosspoint of the input signal and the threshold value to the crosspoint of the Q and Q output signals. For propagation delay measurements the threshold level (VTHR) is centered about an 850mV input logic swing with a slew rate of 0.75 V/NS. There is an insignificant change in the propagation delay over the input common mode range. 8. t<sub>skew</sub> is the propagation delay skew between comparator A and comparator B for a particular part under identical input conditions. - 9. Refer to figure 4 and note that the input is at 850mV ECL levels with the input threshold range between the 20% and 80% points. The delay is measured from the crosspoint of the input signal and the threshold value to the crosspoint of the Q and $\overline{Q}$ output signals. - 10. The slew rate is 0.25 V/NS for input rising edges. - 11. The slew rate is 0.75 V/NS for input rising edges. - 12. Refer to Figure 5 and note that the input is at 2.5 V TTL levels with the input threshold range between the 20% and 80% points. The delay is measured from the crosspoint of the input signal and the threshold value to the crosspoint of the Q and $\overline{Q}$ output signals. - 13. The slew rate is 0.3 V/NS for input rising edges. #### **APPLICATIONS INFORMATION** The timing diagram (Figure 3.) is presented to illustrate the MC10E1651's compare and latch features. When the signal on the LEN pin is at a logic high level, the device is operating in the "compare mode," and the signal on the input arrives at the output after a nominal propagation delay (tpHL, tpIH). The input signal must be asserted for a time, $t_S$ , prior to the negative going transition on LEN and held for a time, th, after the LEN transition. After time th, the latch is operating in the "latch mode," thus transitions on the input do not appear at the output. The device continues to operate in the "latch mode" until the latch is asserted once again. Moreover, the $\overline{\text{LEN}}$ pulse must meet the minimum pulse width (t<sub>pw</sub>) requirement to effect the correct input-output relationship. Note that the $\overline{\text{LEN}}$ waveform in Figure 3. shows the LEN signal swinging around a reference labeled VBBINT; this waveform emphasizes the requirement that LEN follow typical ECL 10KH logic levels because VBB<sub>INT</sub> is the internally generated reference level, hence is nominally at the ECL VBB level. Finally, VOD is the input voltage overdrive and represents the voltage level beyond the threshold level (VTHR) to which the input is driven. As an example, if the threshold level is set on one of the comparator inputs as 80 mV and the input signal swing on the complementary input is from zero to 100mV, the positive going overdrive would be 20 mV and the negative going overdrive would be 80mV. The result of differing overdrive levels is that the devices have shorter propagation delays with greater overdrive because the threshold level is crossed sooner than the case of lower overdrive levels. Typically, semiconductor manufactures refer to the threshold voltage as the input offset voltage (VOS) since the threshold voltage is the sum of the externally supplied reference voltage and inherent device offset voltage. Figure 3. Input/Output Timing Diagram #### **DELAY DISPERSION** Under a constant set of input conditions comparators have a specified nominal propagation delay. However, since propagation delay is a function of input slew rate and input voltage overdrive the delay dispersion parameters, $T_{DE}$ and $T_{DT}$ , are provided to allow the user to adjust for these variables (where $T_{DE}$ and $T_{DT}$ apply to inputs with standard ECL and $T_{TL}$ levels, respectively). Figure 4. and Figure 5. define a range of input conditions which incorporate varying input slew rates and input voltage overdrive. For input parameters that adhere to these constraints the propagation delay can be described as: $$T_{NOM} \pm T_{DE}$$ (or $T_{DT}$ ) where T<sub>NOM</sub> is the nominal propagation delay. T<sub>NOM</sub> accounts for nonuniformity introduced by temperature and voltage variability, whereas the delay dispersion parameter takes into consideration input slew rate and input voltage overdrive variability. Thus a modified propagation delay can be approximated to account for the effects of input conditions that differ from those under which the parts where tested. For example, an application may specify an ECL input with a slew rate of 0.25 V/NS, an overdrive of 17 mV and a temperature of 25°C, the delay dispersion parameter would be 100 ps. The modified propagation delay would be $$775 \text{ ps} \pm 100 \text{ ps}$$ **Figure 4. ECL Dispersion Test Input Conditions** Figure 5. TTL Dispersion Test Input Conditions Figure 6. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 – Termination of ECL Logic Devices.) #### **Resource Reference of Application Notes** AN1404 – ECLinPS Circuit Performance at Non–Standard VIH Levels AN1405 – ECL Clock Distribution Techniques **AN1406** – Designing with PECL (ECL at +5.0 V) AN1503 - ECLinPS I/O SPICE Modeling Kit AN1504 – Metastability and the ECLinPS Family AN1568 – Interfacing Between LVDS and ECL AN1596 – ECLinPS Lite Translator ELT Family SPICE I/O Model Kit **AN1650** – Using Wire–OR Ties in ECLinPS Designs AN1672 – The ECL Translator Guide AND8001 - Odd Number Counters Design AND8002 — Marking and Date Codes AND8020 - Termination of ECL Logic Devices #### PACKAGE DIMENSIONS #### PLCC-20 **FN SUFFIX** PLASTIC PLCC PACKAGE CASE 775-02 ISSUE D #### NOTES: - OLES: 1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE. 2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. 3. DIMENSIONS R AND U DO NOT INCLUDE MOLD - FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE - A DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH. - 5. CONTROLLING DIMENSION: INCH. 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - AND BOTTOM OF THE PLASTIC BODY. 7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE LIBERTION OF REMAILED THAN 2.037 THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635). | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|--------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.385 | 0.395 | 9.78 | 10.03 | | | В | 0.385 | 0.395 | 9.78 | 10.03 | | | С | 0.165 | 0.180 | 4.20 | 4.57 | | | Е | 0.090 | 0.110 | 2.29 | 2.79 | | | F | 0.013 | 0.019 | 0.33 | 0.48 | | | G | 0.050 | BSC | 1.27 | BSC | | | Н | 0.026 | 0.032 | 0.66 | 0.81 | | | J | 0.020 | | 0.51 | | | | K | 0.025 | | 0.64 | | | | R | 0.350 | 0.356 | 8.89 | 9.04 | | | U | 0.350 | 0.356 | 8.89 | 9.04 | | | ٧ | 0.042 | 0.048 | 1.07 | 1.21 | | | W | 0.042 | 0.048 | 1.07 | 1.21 | | | Х | 0.042 | 0.056 | 1.07 | 1.42 | | | Υ | | 0.020 | | 0.50 | | | Z | 2° | 10° | 2 ° | 10 ° | | | G1 | 0.310 | 0.330 | 7.88 | 8.38 | | | K1 | 0.040 | | 1.02 | | | #### **PACKAGE DIMENSIONS** CDIP-16 **L SUFFIX** CERAMIC DIP PACKAGE CASE 620-10 ISSUE T - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY. | | INC | HES | MILLIN | ILLIMETERS | | | |-----|-------|-------|----------|------------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 0.750 | 0.785 | 19.05 | 19.93 | | | | В | 0.240 | 0.295 | 6.10 | 7.49 | | | | С | | 0.200 | | 5.08 | | | | D | 0.015 | 0.020 | 0.39 | 0.50 | | | | E | 0.050 | BSC | 1.27 BSC | | | | | F | 0.055 | 0.065 | 1.40 | 1.65 | | | | G | 0.100 | BSC | 2.54 BSC | | | | | Н | 0.008 | 0.015 | 0.21 | 0.38 | | | | K | 0.125 | 0.170 | 3.18 | 4.31 | | | | L | 0.300 | BSC | 7.62 BSC | | | | | M | 0° | 15° | 0° | 15° | | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | | ## **Notes** ## **Notes** ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.