# Quad Analog Switch/ Quad Multiplexer The MC14016B quad bilateral switch is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Each MC14016B consists of four independent switches capable of controlling either digital or analog signals. The quad bilateral switch is used in signal gating, chopper, modulator, demodulator and CMOS logic implementation. #### **Features** - Diode Protection on All Inputs - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Linearized Transfer Characteristics - Low Noise 12 nV/ $\sqrt{\text{Cycle}}$ , f $\geq$ 1.0 kHz typical - Pin-for-Pin Replacements for CD4016B, CD4066B (Note improved transfer characteristic design causes more parasitic coupling capacitance than CD4016) - For Lower R<sub>ON</sub>, Use The HC4016 High–Speed CMOS Device or The MC14066B - This Device Has Inputs and Outputs Which Do Not Have ESD Protection. Antistatic Precautions Must Be Taken. - Pb-Free Packages are Available\* ## MAXIMUM RATINGS (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | ٧ | | l <sub>in</sub> | Input Current (DC or Transient)<br>per Control Pin | ±10 | mA | | I <sub>SW</sub> | Switch Through Current | ±25 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature (8–Second Soldering) | 260 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. 1. Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor® http://onsemi.com MARKING DIAGRAMS PDIP-14 P SUFFIX CASE 646 SOIC-14 D SUFFIX CASE 751A SOEIAJ-14 F SUFFIX CASE 965 A = Assembly Location WL, L = Wafer LotYY, Y = Year WW, W = Work Week ## ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. ## **PIN ASSIGNMENT** ## LOGIC DIAGRAM (1/4 OF DEVICE SHOWN) ## **BLOCK DIAGRAM** | Control | Switch | |---------------------|--------| | 0 = V <sub>SS</sub> | Off | | 1 = V <sub>DD</sub> | On | ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|----------------------|-----------------------------| | MC14016BCP | PDIP-14 | 500 Units / Tape & Ammo Box | | MC14016BCPG | PDIP-14<br>(Pb-Free) | 500 Units / Tape & Ammo Box | | MC14016BD | SOIC-14 | 55 Units / Rail | | MC14016BDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC14016BDR2 | SOIC-14 | 2500 Units / Tape & Reel | | MC14016BDR2G | SOIC-14<br>(Pb-Free) | 2500 Units / Tape & Reel | | MC14016BFEL | SOEIAJ-14 | 2000 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | V <sub>DD</sub> | - 5 | – 55°C 25°C | | | 125°C | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|------------------|-----------------------|------------------------------------------------------|---------------------------------|-------------------------------------------------------------|------------------------------------------------------|---------------------------------|-------------------------------------------------------------|------| | Characteristic | Figure | Symbol | Vdc | Min | Max | Min | Typ <sup>(2)</sup> | Max | Min | Max | Unit | | Input Voltage<br>Control Input | 1 | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 1.5<br>1.5<br>1.5 | 0.9<br>0.9<br>0.9 | -<br>-<br>- | -<br>-<br>- | Vdc | | | | V <sub>IH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 3.0<br>8.0<br>13 | 2.0<br>6.0<br>11 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | Vdc | | Input Current Control | - | I <sub>in</sub> | 15 | _ | ±0.1 | _ | ±0.00001 | ±0.1 | _ | ± 1.0 | μAdc | | Input Capacitance Control Switch Input Switch Output Feed Through | - | C <sub>in</sub> | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>- | -<br>-<br>-<br>- | 5.0<br>5.0<br>5.0<br>0.2 | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | pF | | Quiescent Current<br>(Per Package) (3) | 2,3 | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 7.5<br>15<br>30 | μAdc | | "ON" Resistance $ (V_C = V_{DD}, R_L = 10 \text{ k}\Omega) $ $ (V_{in} = +5.0 \text{ Vdc}) $ $ (V_{in} = +5.0 \text{ Vdc}) $ $ (V_{in} = -5.0 \text{ Vdc}) $ $ (V_{in} = \pm 0.25 \text{ Vdc}) $ $ (V_{in} = \pm 7.5 \text{ Vdc}) $ $ (V_{in} = +7.5 \text{ Vdc}) $ $ (V_{in} = -7.5 \text{ Vdc}) $ $ (V_{in} = \pm 0.25 \text{ Vdc}) $ $ (V_{in} = \pm 0.25 \text{ Vdc}) $ $ (V_{in} = +10 \text{ Vdc}) $ $ (V_{in} = +0.25 \text{ Vdc}) $ $ (V_{in} = +5.6 \text{ Vdc}) $ | 4,5,6 | R <sub>ON</sub> | 5.0<br>7.5 | -<br>-<br>-<br>-<br>- | 600<br>600<br>600<br>360<br>360<br>360<br>600<br>600 | -<br>-<br>-<br>-<br>-<br>-<br>- | 300<br>300<br>280<br>240<br>240<br>180<br>260<br>310<br>310 | 660<br>660<br>660<br>400<br>400<br>400<br>660<br>660 | -<br>-<br>-<br>-<br>-<br>-<br>- | 840<br>840<br>840<br>520<br>520<br>520<br>840<br>840<br>840 | Ohms | | $(V_{in} = + 15 \text{ Vdc})$<br>$(V_{in} = + 0.25 \text{ Vdc}) V_{SS} = 0 \text{ Vdc}$<br>$(V_{in} = + 9.3 \text{ Vdc})$ | | | 15 | -<br>-<br>- | 360<br>360<br>360 | -<br>-<br>- | 260<br>260<br>300 | 400<br>400<br>400 | -<br>-<br>- | 520<br>520<br>520 | | | $\Delta$ "ON" Resistance Between any 2 circuits in a common package $ (V_C = V_{DD}) \\ (V_{in} = \pm 5.0 \text{ Vdc}, V_{SS} = -5.0 \text{ Vdc}) \\ (V_{in} = \pm 7.5 \text{ Vdc}, V_{SS} = -7.5 \text{ Vdc}) $ | - | ΔR <sub>ON</sub> | 5.0<br>7.5 | | _<br>_ | _<br>_ | 15<br>10 | _<br>_ | - | _<br>_ | Ohms | | Input/Output Leakage Current | _ | - | 7.5<br>7.5 | _<br>_ | ±0.1<br>±0.1 | -<br>- | ±0.0015<br>±0.0015 | ±0.1<br>±0.1 | -<br>- | ± 1.0<br>± 1.0 | μAdc | <sup>NOTE: All unused inputs must be returned to V<sub>DD</sub> or V<sub>SS</sub> as appropriate for the circuit application. 2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. 3. For voltage drops across the switch (ΔV<sub>switch</sub>) > 600 mV ( > 300 mV at high temperature), excessive V<sub>DD</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>DD</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. (See first page of this data sheet.) Reference Figure 14.</sup> ## **ELECTRICAL CHARACTERISTICS** (4) $(C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C})$ | Characteristic | Figure | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ <sup>(5)</sup> | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------|------------------------|------------------|---------------------------|------------------|-----------| | Propagation Delay Time ( $V_{SS} = 0 \text{ Vdc}$ )<br>$V_{in}$ to $V_{out}$<br>( $V_C = V_{DD}$ , $R_L = 10 \text{ k}\Omega$ ) | 7 | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 15<br>7.0<br>6.0 | 45<br>15<br>12 | ns | | Control to Output $(V_{in} \le 10 \text{ Vdc}, R_L = 10 \text{ k}\Omega)$ | 8 | t <sub>PHZ</sub> ,<br>t <sub>PLZ</sub> ,<br>t <sub>PZH</sub> ,<br>t <sub>PZL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 34<br>20<br>15 | 90<br>45<br>35 | ns | | Crosstalk, Control to Output ( $V_{SS}$ = 0 Vdc)<br>( $V_C$ = $V_{DD}$ , $R_{in}$ = 10 k $\Omega$ , $R_{out}$ = 10 k $\Omega$ ,<br>f = 1.0 kHz) | 9 | - | 5.0<br>10<br>15 | -<br>-<br>- | 30<br>50<br>100 | -<br>-<br>- | mV | | Crosstalk between any two switches ( $V_{SS} = 0 \text{ Vdc}$ ) $(R_L = 1.0 \text{ k}\Omega, f = 1.0 \text{ MHz},$ $\text{crosstalk} = 20 \log_{10} \frac{V_{out1}}{V_{out2}}$ | - | 1 | 5.0 | - | - 80 | - | dB | | Noise Voltage ( $V_{SS} = 0 \text{ Vdc}$ )<br>( $V_C = V_{DD}$ , $f = 100 \text{ Hz}$ ) | 10,11 | - | 5.0<br>10<br>15 | -<br>-<br>- | 24<br>25<br>30 | -<br>-<br>- | nV/√Cycle | | $(V_C = V_{DD}, f = 100 \text{ kHz})$ | | | 5.0<br>10<br>15 | -<br>-<br>- | 12<br>12<br>15 | -<br>-<br>- | | | Second Harmonic Distortion ( $V_{SS} = -5.0 \text{ Vdc}$ )<br>( $V_{in} = 1.77 \text{ Vdc}$ , RMS Centered @ 0.0 Vdc,<br>$R_L = 10 \text{ k}\Omega$ , $f = 1.0 \text{ kHz}$ ) | _ | _ | 5.0 | _ | 0.16 | _ | % | | $\begin{split} & \text{Insertion Loss ($V_{C} = V_{DD}$, $V_{in} = 1.77$ Vdc,} \\ & V_{SS} = -5.0$ Vdc, RMS centered = 0.0$ Vdc, $f = 1.0$ MHz) \\ & I_{IOSS} = 20 log_{10} \frac{V_{out}}{V_{in}}) \\ & (R_{L} = 1.0 \text{ k}\Omega) \\ & (R_{L} = 10 \text{ k}\Omega) \\ & (R_{L} = 100 \text{ k}\Omega) \\ & (R_{L} = 1.0 \text{ M}\Omega) \end{split}$ | 12 | | 5.0 | | 2.3<br>0.2<br>0.1<br>0.05 | 1 1 1 | dΒ | | $\label{eq:bandwidth} \begin{split} &\text{Bandwidth } (-3.0 \text{ dB}) \\ &\text{($V_C = V_{DD}$, $V_{in} = 1.77$ Vdc, $V_{SS} = -5.0$ Vdc,} \\ &\text{RMS centered @ 0.0 Vdc)} \\ &\text{($R_L = 1.0 k\Omega)$} \\ &\text{($R_L = 10 k\Omega)$} \\ &\text{($R_L = 100 k\Omega)$} \\ &\text{($R_L = 1.0 M\Omega)$} \end{split}$ | 12,13 | BW | 5.0 | -<br>-<br>-<br>- | 54<br>40<br>38<br>37 | -<br>-<br>-<br>- | MHz | | OFF Channel Feedthrough Attenuation $ \begin{array}{l} (V_{SS} = -5.0 \text{ Vdc}) \\ (V_{C} = V_{SS}, 20 \log_{10} \frac{V_{out}}{V_{in}} = -50 \text{dB}) \\ (R_L = 1.0 \text{k}\Omega) \\ (R_L = 10 \text{k}\Omega) \\ (R_L = 100 \text{k}\Omega) \\ (R_L = 1.0 \text{M}\Omega) \end{array} $ | - | - | 5.0 | -<br>-<br>-<br>- | 1250<br>140<br>18<br>2.0 | -<br>-<br>- | kHz | <sup>4.</sup> The formulas given are for typical characteristics only at 25°C. 5. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. $$\begin{split} V_{IL} \colon V_{C} \text{ is raised from V}_{SS} \text{ until V}_{C} &= V_{IL}. \\ \text{at V}_{C} &= V_{IL} \colon I_{S} = \pm 10 \ \mu\text{A} \text{ with V}_{in} = V_{SS}, \ V_{out} = V_{DD} \text{ or V}_{in} = V_{DD}, \ V_{out} = V_{SS}. \end{split}$$ $V_{IH}$ : When $V_C = V_{IH}$ to $V_{DD}$ , the switch is ON and the $R_{ON}$ specifications are met. Figure 1. Input Voltage Test Circuit Figure 2. Quiescent Power Dissipation Test Circuit Figure 3. Typical Power Dissipation per Circuit (1/4 of device shown) ## TYPICAL R<sub>ON</sub> versus INPUT VOLTAGE Figure 4. $V_{SS} = -5.0 \text{ V}$ and -7.5 V Figure 5. $V_{SS} = 0 V$ Figure 6. R<sub>ON</sub> Characteristics Test Circuit Figure 8. Turn-On Delay Time Test Circuit and Waveforms Figure 10. Noise Voltage Test Circuit Figure 7. Propagation Delay Test Circuit and Waveforms Figure 9. Crosstalk Test Circuit Figure 11. Typical Noise Characteristics Figure 12. Typical Insertion Loss/Bandwidth Characteristics Figure 13. Frequency Response Test Circuit Figure 14. $\Delta V$ Across Switch #### **APPLICATIONS INFORMATION** Figure A illustrates use of the Analog Switch. The 0-to-5 V Digital Control signal is used to directly control a 5 $V_{p-p}$ analog signal. The digital control logic levels are determined by $V_{DD}$ and $V_{SS}$ . The $V_{DD}$ voltage is the logic high voltage; the $V_{SS}$ voltage is logic low. For the example, $V_{DD} = +5$ V logic high at the control inputs; $V_{SS} = GND = 0$ V logic low. The maximum analog signal level is determined by $V_{DD}$ and $V_{SS}$ . The analog voltage must not swing higher than $V_{DD}$ or lower than $V_{SS}$ . The example shows a 5 $V_{p-p}$ signal which allows no margin at either peak. If voltage transients above $V_{DD}$ and/or below $V_{SS}$ are anticipated on the analog channels, external diodes $(D_x)$ are recommended as shown in Figure B. These diodes should be small signal types able to absorb the maximum anticipated current surges during clipping. The *absolute* maximum potential difference between $V_{DD}$ and $V_{SS}$ is 18.0 V. Most parameters are specified up to 15 V which is the *recommended* maximum difference between $V_{DD}$ and $V_{SS}$ . Figure A. Application Example Figure B. External Germanium or Schottky Clipping Diodes ## **PACKAGE DIMENSIONS** PDIP-14 **P SUFFIX CASE 646-06 ISSUE N** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIM | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.715 | 0.770 | 18.16 | 18.80 | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | C | 0.145 | 0.185 | 3.69 | 4.69 | | | D | 0.015 | 0.021 | 0.38 | 0.53 | | | F | 0.040 | 0.070 | 1.02 | 1.78 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.052 | 0.095 | 1.32 | 2.41 | | | J | 0.008 | 0.015 | 0.20 | 0.38 | | | K | 0.115 | 0.135 | 2.92 | 3.43 | | | L | 0.290 | 0.310 | 7.37 | 7.87 | | | М | | 10 ° | | 10 ° | | | N | 0.015 | 0.039 | 0.38 | 1.01 | | ## SOIC-14 **D SUFFIX CASE 751A-03 ISSUE G** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|-----------------|----------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 0.49 0.014 | | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | 1.27 BSC | | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0 ° | 7° | 0 ° | 7° | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ## PACKAGE DIMENSIONS SOEIAJ-14 **F SUFFIX CASE 965-01 ISSUE O** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2 CONTROLLING DIMENSION: MILLIMETER. 3 DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - PER SIDE. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) DANIBATT HOTTOGON STRALE DE USE (USCOS) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | MILLIN | IETERS | INC | HES | |----------------|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | E | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | 0.50 | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10 ° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 1.42 | | 0.056 | ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its partnif rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.