# Member of the Maxyz Family - Low voltage, high density systems with Intermediate Bus Architectures (IBA) - Point-of-load regulators for high performance DSP, FPGA, ASIC, and microprocessor applications - Desktops, servers, and portable computing - Broadband, networking, optical, and communications systems - Active memory bus terminators #### **Benefits** - Integrates digital power conversion with intelligent power management - Eliminates the need for external power management components and communication bus - Completely programmable via pin strapping and external R and C - One part that covers all applications - Reduces board space, system cost and complexity, and time to market #### **Features** - RoHS lead free and lead-solder-exempt products are available - Wide input voltage range: 3V–14V - High continuous output current: 7A - Wide programmable output voltage range: 0.5V–5.5V - Active digital current share - Output voltage margining - Overcurrent and overtemperature protections - Overvoltage and undervoltage protections, and Power Good signal tracking the output voltage setpoint - Programmable power-up delay - Tracking during turn-on and turn-off with guaranteed slew rates - Sequenced and cascaded modes of operation - Single-wire line for frequency synchronization between multiple POLs - Programmable interleave - Programmable feedback loop compensation - Enable control with programmable polarity - Flexible fault management and propagation - Start-up into the load pre-biased up to 100% - Full rated current sink - Real time current and temperature measurements, monitoring, and reporting - Small footprint SMT package: 12.5x22mm - Low profile of 6.5mm - Compatible with conventional pick-and-place equipment - Wide industrial operating temperature range - UL60950 recognized, CSA C22.2 No. 60950-00 certified, and TUV EN60950-1:2001 certified #### **Description** Power-One's point-of-load converters are recommended for use with regulated bus converters in an Intermediate Bus Architecture (IBA). The ZY1207 is an intelligent, fully programmable step-down point-of-load DC-DC module integrating digital power conversion and intelligent power management. The ZY1207 completely eliminates the need for external components for sequencing, tracking, protection, monitoring, and reporting. Performance parameters of the ZY1207 are programmable by pin strapping and external resistor and capacitor and can be changed by a user at any time during product development and service without a need for a communication bus. **Reference Documents** No-Bus<sup>TM</sup> POL Converters. Z-1000 Series Application Note Z-One<sup>®</sup> POL Converters. Eutectic Solder Process Application Note Z-One<sup>®</sup> POL Converters. Lead-Free Process Application Note #### 1. **Ordering Information** | ZY | 12 | 07 | х | у | - | ZZ | |---------------------------------------|---------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product<br>family:<br>Z-One<br>Module | Series:<br>No-Bus<br>POL<br>Converter | Output<br>Current:<br>7A | Output voltage setpoint accuracy: No suffix – 1.5% or 35mV, whichever is greater. H <sup>1</sup> – 1.5% or 20mV, whichever is greater | RoHS compliance: No suffix - RoHS compliant with Pb solder exemption <sup>2</sup> G - RoHS compliant for all six substances | Dash | Packaging Option <sup>3</sup> : T1 – 500pcs T&R T2 – 100pcs T&R T3 – 50pcs T&R Q1 – 1pc sample for evaluation only K1 – 1pc mounted on the evaluation board <sup>4</sup> | <sup>&</sup>lt;sup>1</sup> Contact factory for availability. Example: ZY1207HG-T2: A 100-peices reel of RoHS compliant POL converters with the output voltage setpoint of 1.5% or 20mV, whichever is greater. Each POL converter is labeled ZY1207HG. #### **Absolute Maximum Ratings** Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect longterm reliability, and cause permanent damage to the POL converter. | Parameter | Conditions/Description | Min | Max | Units | |-----------------------|--------------------------------------|-----|-----|-------| | Operating Temperature | Controller Case Temperature | -40 | 105 | °C | | Input Voltage | 250ms Transient | | 15 | VDC | | Output Current | (See Output Current Derating Curves) | -7 | 7 | ADC | #### **Environmental and Mechanical Specifications** | Parameter | Conditions/Description | Min | Nom | Max | Units | |----------------------------|----------------------------------------------|---------------------------------------------|-----|------------|----------| | Ambient Temperature Range | | -40 | | 85 | °C | | Storage Temperature (Ts) | | -55 | | 125 | °C | | Weight | | | | 8 | grams | | MTBF | Calculated Per Telcordia Technologies SR-332 | 6.24 | | | MHrs | | Peak Reflow Temperature | ZY1207<br>ZY1207G | | 245 | 220<br>260 | °C<br>°C | | Lead Plating | ZY1207 and ZY1207G | 100% Matte Tin or<br>1.5µm Ag over 1.5µm Ni | | Ni | | | Moisture Sensitivity Level | ZY1207<br>ZY1207G | 2 3 | | | | <sup>&</sup>lt;sup>2</sup> The solder exemption refers to all the restricted materials except lead in solder. These materials are Cadmium (Cd), Hexavalent chromium (Cr6+), Mercury (Hg), Polybrominated biphenyls (PBB), Polybrominated diphenylethers (PBDE), and Lead (Pb) used anywhere except in solder. 3 Packaging option is used only for ordering and not included in the part number printed on the POL converter label. <sup>&</sup>lt;sup>4</sup> The evaluation board is available in only one configuration: ZY1207-K1. # 4. Electrical Specifications Specifications apply at the input voltage from 3V to 14V, output load from 0 to 7A, ambient temperature from -40°C to $85^{\circ}$ C, output capacitance consisting of $110\mu\text{F}$ ceramic and $220\mu\text{F}$ tantalum, and default performance parameters settings unless otherwise noted. # 4.1 Input Specifications | Parameter | Conditions/Description | Min | Nom | Max | Units | |---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-------------|-----|------------| | Input voltage (V <sub>IN</sub> ) | At V <sub>IN</sub> <4.75V, VLDO pin needs to be connected to an external voltage source higher than 4.75V | 3 | | 14 | VDC | | Input Current (at no load) | V <sub>IN</sub> ≥4.75V, VLDO pin connected to VIN | | 50 | | mADC | | Undervoltage Lockout (VLDO connected to VIN) | Ramping Up<br>Ramping Down | | 4.00<br>3.9 | | VDC<br>VDC | | Undervoltage Lockout (VLDO connected to V <sub>AUX</sub> =5V) | Ramping Up<br>Ramping Down | | 2.8<br>2.7 | | VDC<br>VDC | | External Low Voltage Supply | Connect to VLDO pin when V <sub>IN</sub> <4.75V | 4.75 | | 14 | VDC | | VLDO Input Current | Current drawn from the external low voltage supply at VLDO=5V | | 50 | | mADC | # 4.2 Output Specifications | Parameter | Conditions/Description | Min | Nom | Max | Units | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-----|-------------------| | Output Current (I <sub>OUT</sub> ) | V <sub>IN MIN</sub> to V <sub>IN MAX</sub> | -7 <sup>1</sup> | | 7 | ADC | | Output Voltage Range (V <sub>OUT</sub> ) | Programmable <sup>2</sup> with a resistor between TRIM and REF pins Default (no resistor) | 0.5 | 0.5 | 5.5 | VDC<br>VDC | | Output Voltage Setpoint<br>Accuracy <sup>3</sup> | V <sub>IN</sub> =12V, I <sub>OUT</sub> =0.5*I <sub>OUT MAX</sub> , room temperature | See Ordering Information | | | n | | Line Regulation <sup>3</sup> | V <sub>IN MIN</sub> to V <sub>IN MAX</sub> | ±0.2 | | | %V <sub>OUT</sub> | | Load Regulation <sup>3</sup> | 0 to I <sub>OUT MAX</sub> | | ±0.2 | | %V <sub>OUT</sub> | | Dynamic Regulation Peak Deviation Peak Deviation Settling Time | Slew rate 1A/μs, 50-75% load step,<br>V <sub>IN</sub> ≥5V<br>V <sub>IN</sub> =3.3V<br>to 10% of peak deviation | | 75<br>100<br>30 | | mV<br>mV<br>μs | | Output Voltage Peak-to-Peak<br>Ripple and Noise<br>BW=20MHz<br>Full Load | $V_{IN}$ =5.0V, $V_{OUT}$ ≤2.5V<br>$V_{IN}$ =5.0V, $V_{OUT}$ >2.5V<br>$V_{IN}$ =12V, $V_{OUT}$ ≤2.5V<br>$V_{IN}$ =12V, $V_{OUT}$ >2.5V | 15<br>25<br>25<br>40 | | | mV<br>mV<br>mV | | Temperature Coefficient | V <sub>IN</sub> =12V, I <sub>OUT</sub> =0.5*I <sub>OUT MAX</sub> | 50 | | | ppm/°C | | Switching Frequency | | 450 500 550 | | | kHz | <sup>&</sup>lt;sup>1</sup> At the negative output current (bus terminator mode) efficiency of the ZY1207 degrades resulting in increased internal power dissipation. Therefore maximum allowable negative current under specific conditions is 20% lower than the current determined from the derating curves shown in paragraph 5.5. 8 <sup>2</sup> ZY1207 is a step-down converter, thus the output voltage is always lower than the input voltage as show in Figure 1. <sup>&</sup>lt;sup>3</sup> Digital PWM has an inherent quantization uncertainty of ±6.25mV that is not included in the specified static regulation parameters. Figure 1. Output Voltage as a Function of Input Voltage and Output Current # 4.3 Protection Specifications | Parameter | Conditions/Description | Min Nom Max U | | | | | |--------------------|---------------------------------------------------------------------------------|---------------|------------------|-------------|-----------------------|--| | | Output Overcurrent Protectio | n | | • | | | | Туре | | N | lon-Latching | յ, 130ms pe | eriod | | | Threshold | | | 140 | | %l <sub>out</sub> | | | Threshold Accuracy | | -25 | | 25 | %I <sub>OCP.SET</sub> | | | | Output Overvoltage Protection | n | - | 1 | | | | Туре | | Latching | | | | | | Threshold | Follows the output voltage setpoint | | 130 <sup>1</sup> | | %V <sub>O.SET</sub> | | | Threshold Accuracy | Measured at V <sub>O.SET</sub> =2.5V | -2 | | 2 | %V <sub>OVP.SET</sub> | | | Delay | From instant when threshold is exceeded until the turn-off command is generated | | 6 | | μs | | | | Output Undervoltage Protection | on | | | | | | Туре | | N | lon-Latching | յ, 130ms pe | eriod | | | Threshold | Follows the output voltage setpoint | | 75 | | %V <sub>O.SET</sub> | | | Threshold Accuracy | Measured at V <sub>O.SET</sub> =2.5V | -2 | | 2 | %V <sub>UVP.SET</sub> | | | Delay | From instant when threshold is exceeded until the turn-off command is generated | | 6 | | μs | | | Overtemperature Protection | | | | | | | |----------------------------|-------------------------------------------------------------------------------------------------------------|------|----------------------------|---|---------------------|--| | Туре | | N | Non-Latching, 130ms period | | | | | Turn Off Threshold | Temperature is increasing | | 120 | | °C | | | Turn On Threshold | Temperature is decreasing after module was shut down by OTP | 110 | | | °C | | | Threshold Accuracy | | -5 | | 5 | °C | | | Delay | From instant when threshold is exceeded until the turn-off command is generated | 6 | | | μs | | | | Power Good Signal (PGOOD p | in) | | | | | | Logic | V <sub>OUT</sub> is inside the PG window and stable V <sub>OUT</sub> is outside of the PG window or ramping | High | | | N/A | | | | up/down | | Low | ] | | | | Lower Threshold | Follows the output voltage setpoint | | 90 | | $%V_{O.SET}$ | | | Upper Threshold | Follows the output voltage setpoint | | 110 | | %V <sub>O.SET</sub> | | | Delay | From instant when threshold is exceeded until status of PG signal changes | | 6 | | μs | | | Threshold Accuracy | Measured at V <sub>O.SET</sub> =2.5V | -2 | | 2 | %V <sub>O.SET</sub> | | <sup>1</sup> Minimum OVP threshold is 1.0V # 4.4 Feature Specifications | Parameter | Conditions/Description | Min Nom Max Unit | | | | | | | |----------------------------------------------------|--------------------------------------------------|------------------|-----------|-------------|-------------------|--|--|--| | Current Share (CS pin) | | | | | | | | | | Туре | | | Active, S | Single Line | | | | | | Maximum Number of Modules<br>Connected in Parallel | I <sub>OUT MIN</sub> =0 | 4 | | | | | | | | Current Share Accuracy | I <sub>OUT MIN</sub> ≥20%*I <sub>OUT NOM</sub> | ±20 %lou | | | %I <sub>OUT</sub> | | | | | | Interleave (IM and INTL2INTL4 | pins) | | | | | | | | Interleave (Phase Lag) | Programmable via INTL2INTL4 pins in 45° steps | 0 | | 315 | degree | | | | | | Sequencing (DELAY pin) | | | | | | | | | Power-Up Delay | Programmable by capacitor connected to DELAY pin | | | 210 | ms | | | | | | Default: C <sub>DELAY</sub> =0 | | 0 | | ms | | | | | Tracking | | | | | | | | | | Rising Slew Rate | Proportional to SYNC frequency | | 0.1 | | V/ms | | | | | Falling Slew Rate | Proportional to SYNC frequency | -0.5 V/m | | | V/ms | | | | | | Enable (EN and ENP pins) | | | | | |---------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------|----------|--------------------| | EN Pin Polarity | ENP pin is pulled low ENP pin is open | Negative (enables the output when pulled low) Positive (enables the output when open or pulled high) | | | • | | EN High Threshold | | 2.3 | | | VDC | | EN Low Threshold | | | | 1.0 | VDC | | Open Circuit Voltage | EN and ENP | | 3.3 | | VDC | | Turn-On Delay | From EN pin changing state to V <sub>OUT</sub> starting to ramp up | | 0 | | ms | | Turn-Off Delay | From EN pin changing state to V <sub>OUT</sub> reaching 0V | | 11 | | ms | | | Feedback Loop Compensation (CCA0 | CCA2 pins | ) | | | | | Recommended V <sub>IN</sub> range | 8 | 12 | 14 | VDC | | CCA=7 (default) | Recommended C <sub>OUT</sub> /ESR range, | 50/5 + | 100/5 + | 400/5 + | μF/mΩ | | | combination of ceramic+ tantalum | 220/40 | 470/40 | 2000/20 | μF/mΩ | | | Recommended V <sub>IN</sub> range | 8 | 12 | 14 | VDC | | CCA=6 | Recommended C <sub>OUT</sub> range, tantalum | 440 | 880 | 10,000 | μF | | | Recommended ESR range, tantalum | 40 | 25 | 10 | mΩ | | CCA-F | Recommended V <sub>IN</sub> range | 8 | 12 | 14 | VDC | | CCA=5 | Recommended C <sub>OUT</sub> /ESR range, ceramic | 100/5 | 220/5 | 400/5 | μF/mΩ | | | Recommended V <sub>IN</sub> range | 3 | 5 | 5.5 | VDC | | CCA=3 or CCA=4 | Recommended C <sub>OUT</sub> /ESR range, | 50/5 + | 100/5 + | 200/5 + | μF/mΩ | | | combination of ceramic + tantalum | 220/40 | 470/40 | 880/40 | μF/mΩ | | 221.2 | Recommended V <sub>IN</sub> range | 3 | 5 | 5.5 | VDC | | CCA=2 | Recommended C <sub>OUT</sub> /ESR range, tantalum | 100/25 | 440/20 | 1,000/10 | μF/mΩ | | | Recommended V <sub>IN</sub> range | 3 | 5 | 5.5 | VDC | | CCA=1 | Recommended C <sub>OUT</sub> /ESR range, ceramic | 100/5 | 220/5 | 400/5 | μF/mΩ | | | Recommended V <sub>IN</sub> range | 6 | 220/0 | 11 | VDC | | CCA=0 | Recommended C <sub>OUT</sub> /ESR range, | 50/5 + | 100/5 + | 200/5 + | μF/mΩ | | 33,13 | combination of ceramic+ tantalum | 220/40 | 470/40 | 880/40 | μF/mΩ | | | Output Current Monitoring (CS) | | 470740 | 000/40 | μι /ιιι <u>ς</u> 2 | | Output Current Menitoring | 200/*1 | | 1 | | | | Output Current Monitoring<br>Accuracy | 20%*I <sub>OUT NOM</sub> < I <sub>OUT</sub> < I <sub>OUT NOM</sub> V <sub>IN</sub> =12V | -20 | | +20 | %I <sub>OUT</sub> | | Conversion Ratio | Duty Cycle of the negative pulse corresponding to 100% of nominal current | | 70 | | % | | | Temperature Monitoring (TEMP | pin) | | | | | Temperature Monitoring Accuracy | Junction temperature of POL controller | -5 | | +5 | °C | | Conversion Ratio | Junction temperature from -40°C to 140°C | | 10 | | mV/°C | | Monitoring Voltage Range | Corresponds to -40°C to 140°C junction temperature range | 0.2 | | 2 | VDC | | Output Impedance | TEMP pin | | 6.4 | | kΩ | | | Remote Voltage Sense (+VS pi | n) | | | | | Voltage Drop Compensation | Between +VS and VOUT | | | 300 | mV | # 4.5 Signal Specifications | Parameter | Conditions/Description | Min | Nom | Max | Units | |-----------|----------------------------------------------|---------------|-----|---------------|------------------| | VDD | Internal supply voltage | 3.15 | 3.3 | 3.45 | V | | | SYNC Line | | | | | | ViL_s | LOW level input voltage | -0.5 | | 0.3 x VDD | V | | ViH_s | HIGH level input voltage | 0.75 x<br>VDD | | VDD + 0.5 | V | | Vhyst_s | Hysteresis of input Schmitt trigger | 0.25 x<br>VDD | | 0.45 x<br>VDD | V | | loL_s | LOW level sink current V(SYNC)=0.5V | 14 | | 60 | mA | | lpu_s | Pull-up current source V(SYNC)=0V | 300 | | 1000 | μΑ | | Tr_s | Maximum allowed rise time 10/90%VDD | | | 300 | ns | | Cnode_s | Added node capacitance | | 5 | 10 | pF | | Freq_s | Clock frequency of external SYNC line | 475 | | 525 | kHz | | Tsynq | Sync pulse duration | 22 | | 28 | % of clock cycle | | ТО | Data=0 pulse duration | 72 | | 78 | % of clock cycle | | | Inputs: INTL2INTL4, CCA0CC | A2, EN, ENP, | IM | | | | lup_x | Pull-up current source V(X)=0 | 25 | | 110 | μA | | ViL_x | LOW level input voltage | -0.5 | | 0.3 x VDD | V | | ViH_x | HIGH level input voltage | 0.7 x VDD | | VDD+0.5 | V | | Vhyst_x | Hysteresis of input Schmitt trigger | 0.1 x VDD | | 0.3 x VDD | V | | RdnL_x | External pull down resistance pin forced low | | | 10 | kOhm | | | Power Good and OK Inputs | /Outputs | | | | | lup_PG | Pull-up current source V(PG)=0 | 25 | | 110 | μA | | lup_OK | Pull-up current source V(OK)=0 | 175 | | 725 | μA | | ViL_x | LOW level input voltage | -0.5 | | 0.3 x VDD | V | | ViH_x | HIGH level input voltage | 0.7 x VDD | | VDD+0.5 | V | | Vhyst_x | Hysteresis of input Schmitt trigger | 0.1 x VDD | | 0.3 x VDD | V | | loL_x | LOW level sink current at 0.5V | 4 | | 20 | mA | | | Current Share/Sense B | Bus | | | | | lup_CS | Pull-up current source at V(CS)=0V | 0.84 | | 3.10 | mA | | ViL_CS | LOW level input voltage | -0.5 | | 0.3 x VDD | V | | ViH_CS | HIGH level input voltage | 0.75 x<br>VDD | | VDD+0.5 | V | | Vhyst_CS | Hysteresis of input Schmitt trigger | 0.25 x<br>VDD | | 0.45 x<br>VDD | V | | loL_CS | LOW level sink current V(CS)=0.5V | 14 | | 60 | mA | | Tr_CS | Maximum allowed rise time 10/90% VDD | | | 100 | ns | # 5. Typical Performance Characteristics # 5.1 Efficiency Curves Figure 2. Efficiency vs. Load. Vin=3.3V Figure 3. Efficiency vs. Load. Vin=5V Figure 4. Efficiency vs. Load. Vin=9.6V Figure 5. Efficiency vs. Load. Vin=12V Figure 6. Efficiency vs. Output Voltage, lout=7A Figure 7. Efficiency vs. Input Voltage. lout=7A #### 5.2 Turn-On Characteristics Figure 8. Tracking Turn-On. Vin=12V, Ch1 - V1, Ch2 - V2, Ch3 - V3 #### 5.3 Turn-Off Characteristics Figure 9. Tracking Turn-Off Vin=12V, Ch1 - V1, Ch2 - V2, Ch3 - V3 #### 5.4 Transient Response The pictures in Figure 10 - Figure 15 show the deviation of the output voltage in response to the 50-75-50% step load at $1.0 \text{A}/\mu\text{s}$ . In all tests the POL converters had $5\text{x}22\mu\text{F}$ ceramic capacitors and a $220\mu\text{F}$ tantalum capacitor connected across the output pins. The speed of the transient response was optimized by selecting appropriate CCA settings. Figure 10. Vin=12V, Vout=1V. CCA=00 Figure 11. Vin=12V, Vout=2.5V. CCA=00 Figure 12. Vin=12V, Vout=5V, CCA=00 Figure 13. Vin=5V, Vout=1V. CCA=03 Figure 14. Vin=5V, Vout=2.5V. CCA=03 Figure 15. Vin=3.3V, Vout=1V. CCA=03 # 5.5 Thermal Derating Curves Figure 16. Thermal Derating Curves. Vin=12V, Vout=5.0V Figure 17. Thermal Derating Curves. Vin=14V, Vout=5.0V # 6. Typical Application Figure 18. Complete Schematic of Application with Three Independent Outputs. Intermediate Bus Voltage is from 8V to 14V. In this application four POL converters are configured to deliver three independent output voltages. POL1 and POL2 are connected in parallel for increased output current. Output voltages are programmed with the resistors connected between TRIM and VREF pins of individual converters. POL1 is configured as a master (IM and INTL0...INTL4 pins are grounded) and all other POL converters are synchronized to the switching frequency of POL1. Interleave is programmed with pins INTL0...INTL4 to ensure the lowest input and output noise. POL2 has 180° phase shift, POL 3 and POL4 have phase shifts of 270° and 90° respectively. All converters are controlled by the common ENABLE signal. Turn-on and turn-off processes of the system are illustrated by pictures in Figure 8 and Figure 9. # 7. Pin Assignments and Description | Pin<br>Name | Pin<br>No. | Pin<br>Type | Buffer<br>Type | Pin Description | Notes | |-------------|------------|-------------|----------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | VLDO | 1 | Р | | Low Voltage Dropout | Connect to an external voltage source higher than 4.75V, if V <sub>IN</sub> <4.75V. Connect to V <sub>IN</sub> , if V <sub>IN</sub> ≥4.75V | | CCA0 | 2 | I | PU | Compensation Coefficient Address<br>Bit 0 | Tie to PGND for 0 or leave open for 1 | | CCA1 | 3 | - | PU | Compensation Coefficient Address Bit 1 | Tie to PGND for 0 or leave open for 1 | | CCA2 | 4 | 1 | PU | Compensation Coefficient Address<br>Bit 2 | Tie to PGND for 0 or leave open for 1 | | TEMP | 5 | Α | | Temperature Measurement | Analog voltage proportional to junction temperature of the controller | | ENP | 6 | I | PU | Enable Logic Selection | Tie to PGND for Negative logic or leave open for Positive logic | | INTL2 | 7 | I | PU | Interleave Bit 2 | Tie to PGND for 0 or leave open for 1 | | INTL3 | 8 | I | PU | Interleave Bit 3 | Tie to PGND for 0 or leave open for 1 | | INTL4 | 9 | I | PU | Interleave Bit 4 | Tie to PGND for 0 or leave open for 1 | | CS | 10 | I/O | PU | Current Share/Sense | Connect to CS pin of other Z-POLs connected in parallel | | TRIM | 11 | Α | | Output Voltage Trim | To program the output voltage, connect a resistor between VREF and TRIM | | PGOOD | 12 | I/O | PU | Power Good | | | SYNC | 13 | I/O | PU | Frequency Synchronization Line | Connect to SYNC pin of other Z-POLs and/or to an external clock generator | | ОК | 14 | I/O | PU | Fault Status | Connect to OK pin of other Z-1000 POLs. Leave open, if not used | | EN | 15 | I | PU | Enable | Polarity is determined by ENP pin | | VREF | 16 | Α | | Voltage Reference | To program the output voltage, connect a resistor between VREF and TRIM | | IM | 17 | I | PU | Interleave Mode | Tie to PGND for master or leave open to set interleave by INTL0INTL4 pins | | DELAY | 18 | Α | | Power-Up Delay | Connect a capacitor between the pin and PGND to program the Power-Up delay. Leave open for zero delay | | VOUT | 19-<br>23 | Р | | Output Voltage | | | +VS | 24 | - | PU | Positive Voltage Sense | Connect to the positive point close to the load | | PGND | 25-<br>31 | Р | | Power Ground | | | VIN | 32-<br>36 | Р | | Input Voltage | | Legend: I=input, O=output, I/O=input/output, P=power, A=analog, PU=internal pull-up #### 8. Pin and Feature Description # 8.1 VLDO, Low Voltage Dropout The input of the internal linear regulator. $V_{VLDO}$ always needs to be greater than 4.75V for normal operation of the POL converter. #### 8.2 IM, Interleave Mode The input with the internal pull-up resistor. When the pin is left floating, the phase lag of the POL converter is set by INTL2...INTL4 pins. If the pin is pulled low, the phase lag is set to 0°. Pulling all INTL pins and the IM pin low configures a POL converter as a master. The master determines the clock on the SYNC line. #### 8.3 TEMP, Temperature Measurement The voltage output of the internal temperature sensor measuring junction temperature of the controller IC. Voltage range from 0 to 2V corresponds to the temperature range from -50°C to 150°C. #### 8.4 ENP, Enable Polarity The input with the internal pull-up resistor. When the ENP pin is pulled low, the control logic of the EN input is inverted. # 8.5 DELAY, Power-Up Delay The input of the POR circuit with the internal pull-up resistor. By connecting a capacitor between the pin and PGND the power-up delay can be programmed. # 8.6 CCA[0:2], Compensation Coefficient Address Inputs with internal pull-ups to select one of 7 sets of digital filter coefficients optimized for various application conditions. #### 8.7 VREF, Voltage Reference The output of the 2V internal voltage reference that is used to program the output voltage of the POL converter. #### 8.8 EN, Enable The input with the internal pull-up resistor. The POL converter is turned off, when the pin is pulled low (see ENP to inverse logic of the Enable function). # 8.9 OK, Fault Status The open drain input/output with the internal pull-up resistor. The POL converter pulls its OK pin low, if a fault occurs. Pulling low the OK input by an external circuitry turns off the POL converter. # 8.10 SYNC, Frequency Synchronization Line The bidirectional input/output with the internal pull-up resistor. If the POL converter is configured as a master, the SYNC line propagates clock to other POL converters. If the POL converter is configured as a slave, the internal clock recovery circuit synchronizes the POL converter to the clock of the SYNC line. #### 8.11 PG, Power Good The open drain input/output with the internal pull-up resistor. The pin is pulled low by the POL converter, if the output voltage is outside of the window defined by the Power Good High and Low thresholds. **Note**: See the No-Bus Application Note for recommendations on PG deglitching. ## 8.12 TRIM, Output Voltage Trim The input of the TRIM comparator for the output voltage programming. The output voltage can be programmed by a single resistor connected between VREF and TRIM pins. Resistance of the trim resistor can be determined from the equation below: $$R_{TRIM} = \frac{20 \times (5.5 - V_{OUT})}{V_{OUT}}$$ , kOhms where $V_{\text{OUT}}$ is the desired output voltage in Volts. If the $R_{TRIM}$ is open or the TRIM pin is shorted to PGND, the $V_{OUT}$ =0.5V. #### 8.13 CS, Current Share/Sense Bus The open drain digital input/output with the internal pull-up resistor. The duty cycle of the digital signal is proportional to the output current of the POL converter. External capacitive loading of the pin shall be avoided. #### 8.14 INTL[2:4], Interleave Bits Inputs with internal pull-up resistors. The encoded number determines the phase lag of the POL converter when the IM pin is left floating. The phase lag is equal to the number multiplied by 45°. #### 8.15 +VS The positive voltage input of the POL converter feedback loop. # 9. Application Information #### 9.1 Output Voltage Margining Margining can be implemented either by changing the trim voltage as described in the previous paragraph or by changing the resistance between the REF and TRIM pins. Figure 19. Margining Configuration In the schematic shown in Figure 19, the nominal output voltage is set with the trim resistor $R_{\text{TRIM}}$ calculated from the equation in the paragraph 8.12. Resistors $R_{\text{UP}}$ and $R_{\text{DOWN}}$ are added to margin the output voltage up and down respectively and determined from the equations below. $$R_{UP} = \frac{20 \times R_{TRIM}}{20 + R_{TRIM}} \times \left(\frac{5 \times R_{TRIM} - \Delta V\%}{\Delta V\%}\right), \ k\Omega$$ $$R_{DOWN} = \left(20 + R_{TRIM}\right) \times \left(\frac{\Delta V\%}{100 - \Delta V\%}\right), \ k\Omega$$ where $R_{TRIM}$ is the value of the trim resistor in $k\Omega$ and $\Delta V\%$ is the absolute value of desired margining expressed in percents of the nominal output voltage. During normal operation the resistors are removed from the circuit by the switches. The "Margining Down" switch is normally closed shorting the resistor $R_{\text{DOWN}}$ while the "Margining Up" switch is normally open disconnecting the resistor $R_{\text{UP}}$ . An alternative configuration of the margining circuit is shown in Figure 20. In this configuration both switches are normally open that may be advantageous in some implementations. Figure 20. Alternative Margining Configuration $R_{\text{UP}}$ and $R_{\text{DOWN}}$ for this configuration are determined from the following equations: $$R_{UP} = \frac{20 \times R_{TRIM}}{20 + R_{TRIM}} \times \left( \frac{5 \times R_{TRIM} - \Delta V\%}{\Delta V\%} \right), \text{ k}\Omega$$ $$R_{DOWN} = \frac{20 \times R_{TRIM}}{20 + R_{TDIM}} \times \left(\frac{100 - \Delta V\%}{\Delta V\%}\right), \text{ k}\Omega$$ Caution: Noise injected into the TRIM node may affect accuracy of the output voltage and stability of the POL converter. Always minimize the PCB trace length from the TRIM pin to external components to avoid noise pickup. Refer to No-Bus<sup>TM</sup> POL Converters. Z-1000 Series Application Note on <a href="https://www.power-one.com">www.power-one.com</a> for more application information on this and other product features. # 10. Mechanical Drawings All Dimensions are in mm Tolerances: 0.5-10 ±0.1 10-100 ±0.2 Pin Coplanarity: 0.1 max Figure 21. Top (Left) and Bottom Views Figure 22. Side View Figure 23. Tape and Reel Figure 24. Recommended PCB Pad Sizes Figure 25. Recommended PCB Layout for Multilayer PCBs #### Notes: - 1. NUCLEAR AND MEDICAL APPLICATIONS Power-One products are not designed, intended for use in, or authorized for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems without the express written consent of the respective divisional president of Power-One, Inc. - 2. TECHNICAL REVISIONS The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice. Page 18 of 18