# LOW SKEW, 1-TO-6 LVCMOS/LVTTL **CLOCK MULTIPLIER/ZERO DELAY BUFFER** ICS879311-147 ## GENERAL DESCRIPTION The ICS87931I-147 is a low voltage, low skew LVCMOS/LVTTL Clock Multiplier/Zero Delay Buffer. With output frequencies up to 240MHz, the ICS87931I is targeted for high performance clock applications. Along with a fully integrated PLL, the ICS87931I-147 contains frequency configurable outputs and an external feedback input for regenerating clocks with "zero delay". Selectable clock inputs, CLK1 and differential CLK0, nCLK0 support redundant clock applications. The CLK SEL input determines which reference clock is used. The output divider values of Bank A, B and C are controlled by the DIV\_SELA, DIV SELB and DIV SELC, respectively. For test and system debug purposes, the PLL SEL input allows the PLL to be bypassed. When LOW, the nMR input resets the internal dividers and forces the outputs to the high impedance state. The effective fanout of the ICS87931I-147 can be increased to 12 by utilizing the ability of each output to drive two series terminated transmission lines. #### **F**EATURES - · Fully integrated PLL - Six LVCMOS/LVTTL outputs, $7\Omega$ typical output impedance - Selectable differential CLK0, nCLK0 or LVCMOS/LVTTL clock for redundant clock applications - Maximum output frequency: 240MHz - VCO range: 220MHz to 480MHz - External feedback for "zero delay" clock regeneration - Output skew: 165ps (maximum) - Cycle-to-cycle jitter: 45ps (maximum) - 3.3V supply voltage PIN ASSIGNMENT - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### SELC \_SELB[ GND 30 29 28 27 nc 🗆 24 GND 2 VDDA 🗆 23 🗖 QB0 ICS87931I-147 POWER\_DN□ 22 D QB1 32-Lead LQFP 21 🗖 VDDO CLK1 [ 7mm x 7mm x 1.4mm nMR 🗆 5 20 EXTFB SEL package body CLK0 □ 6 19 CLK\_SEL Y package nCLK0 □ 18 PLL\_SEL Top View GND □ 17 nc 9 10 11 12 13 14 15 16 J VDDO J CLK\_EN1 CLK\_EN0 acc QC 1 ÷2/÷4 QA0 QA1 ÷2/÷4 QB0 QB1 ÷4/÷6 QC0 QC1 # **BLOCK DIAGRAM** Pullup POWER DN EXTFB SEL EXT\_FB PLL\_SEL Pullup CLK1 CLK\_SEL Pulldown Pullup CLK0 Pullup nCLK0 None DIV\_SELA Pulldown DIV\_SELB Pulldown CLK\_EN0 Pullup CLK EN1 Pullup DIV\_SELC Pulldown nMR Pullup Pullup PHASE DETECTOR POWER-ON RESET 0 0 DISABLE LOGIC VCO ÷8 LPF TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | уре | Description | |--------------|------------------------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 9, 17, 32 | nc | Unused | | No connect. | | 2 | $V_{_{\mathrm{DDA}}}$ | Power | | Analog supply pin. | | 3 | POWER_DN | Input | Pullup | Controls the frequency being fed to the output dividers. LVCMOS / LVTTL interface levels. | | 4 | CLK1 | Input | Pullup | Clock input. LVCMOS / LVTTL interface levels. | | 5 | nMR | Input | Pullup | Active LOW Master reset. When logic LOW, the internal dividers are reset causing the outputs to go low. When logic HIGH, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. | | 6 | CLK0 | Input | Pullup | Non-inverting differential clock input. | | 7 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock input. $V_{\rm cc}/2$ default when left floating. | | 8, 16, 24,25 | GND | Power | | Power supply ground. | | 10, 11 | CLK_EN0,<br>CLK_EN1 | Input | Pullup | Controls the enabling and disabling of the clock outputs. See Table 3B. LVCMOS / LVTTL interface levels. | | 12 | EXT_FB | Input | Pullup | External feedback. When LOW, selects internal feedback. When HIGH, selects EXT_FB. LVCMOS / LVTTL interface levels. | | 13, 21, 28 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | | 14, 15 | QC0, QC1 | Output | | Bank C clock outputs. $7\Omega$ typical output impedance. LVCMOS / LVTTL interface levels. | | 18 | PLL_SEL | Input | Pullup | Selects between the PLL and reference clocks as the input to the output dividers. When HIGH, selects PLL. When LOW, bypasses the PLL. LVCMOS / LVTTL interface levels. | | 19 | CLK_SEL | Input | Pulldown | Clock select input. Selects the Phase Detector Reference. When LOW, selects CLK0, nCLK0. When HIGH, selects CLK1. LVCMOS / LVTTL interface levels. | | 20 | EXTFB_SEL | Input | Pulldown | External feedback select. LVCMOS / LVTTL interface levels. | | 22, 23 | QB1, QB0 | Output | | Bank B clock outputs. $7\Omega$ typical output impedance. LVCMOS / LVTTL interface levels. | | 26, 27 | QA1, QA0 | Output | | Bank A clock outputs. $7\Omega$ typical output impedance. LVCMOS / LVTTL interface levels. | | 29 | DIV_SELA | Input | Pulldown | Determines output divider values for Bank A as described in Table 4A. LVCMOS / LVTTL interface levels. | | 30 | DIV_SELB | Input | Pulldown | Determines output divider values for Bank B as described in Table 4A. LVCMOS / LVTTL interface levels. | | 31 | DIV_SELC | Input | Pulldown | Determines output divider values for Bank C as described in Table 4A. LVCMOS / LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|--------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | $V_{DDO}$ , $V_{DDO} = 3.465V$ | | 12 | | pF | | R <sub>OUT</sub> | Output Impedance | | | 7 | | Ω | TABLE 3A. CONTROL INPUT FUNCTION TABLE | Inputs | Function | | | | |-------------------|--------------------------|------------------------|--|--| | Control Pin | Logic 0 | Logic 1 | | | | CLK_SEL | CLK0, nCLK0 | CLK1 | | | | PLL_SEL | Bypass PLL | PLL Enabled | | | | EXTFB_SEL | Internal Feedback | EXT_FB | | | | POWER_DN | VCO/1 | VCO/2 | | | | nMR | Master Reset/Output Hi Z | Enable Outputs | | | | DIV_SELA:DIV_SELC | QA(÷2); QB(÷2); QC(÷4) | QA(÷4); QB(÷4); QC(÷6) | | | ## TABLE 3B. CLK\_ENX FUNCTION TABLE | | Inputs | | | | | | | | |----------------------------------|---------|--------|--------|--------|--|--|--|--| | CLK_EN1 CLK_EN0 DIV_SELA:DIVSELC | | | | | | | | | | CLK_EN1 | CLK_ENU | QAx | QBx | QCx | | | | | | 0 | 0 | Toggle | LOW | LOW | | | | | | 0 | 1 | LOW | LOW | Toggle | | | | | | 1 | 0 | Toggle | LOW | Toggle | | | | | | 1 | 1 | Toggle | Toggle | Toggle | | | | | #### TABLE 4A. VCO FREQUENCY FUNCTION TABLE | Inputs Outputs | | | | | | | | | |----------------|------|------|--------------|--------------|--------------|--------------|--------------|--------------| | DIV_ | DIV_ | DIV_ | Q. | Ах | QBx | | QCx | | | SELA | SELB | SELC | POWER_DN = 0 | POWER_DN = 1 | POWER_DN = 0 | POWER_DN = 1 | POWER_DN = 0 | POWER_DN = 1 | | 0 | 0 | 0 | VCO/2 | VCO/4 | VCO/2 | VCO/4 | VCO/4 | VCO/8 | | 0 | 0 | 1 | VCO/2 | VCO/4 | VCO/2 | VCO/4 | VCO/6 | VCO/12 | | 0 | 1 | 0 | VCO/2 | VCO/4 | VCO/4 | VCO/8 | VCO/4 | VCO/8 | | 0 | 1 | 1 | VCO/2 | VCO/4 | VCO/4 | VCO/8 | VCO/6 | VCO/12 | | 1 | 0 | 0 | VCO/4 | VCO/8 | VCO/2 | VCO/4 | VCO/4 | VCO/8 | | 1 | 0 | 1 | VCO/4 | VCO/8 | VCO/2 | VCO/4 | VCO/6 | VCO/12 | | 1 | 1 | 0 | VCO/4 | VCO/8 | VCO/4 | VCO/8 | VCO/4 | VCO/8 | | 1 | 1 | 1 | VCO/4 | VCO/8 | VCO/4 | VCO/8 | VCO/6 | VCO/12 | TABLE 4B. INPUT REFERENCE FREQUENCY TO OUTPUT FREQUENCY FUNCTION TABLE (INTERNAL FEEDBACK ONLY, EXTFB\_SEL = 0) | | Inputs | | Outputs | | | | | | |------|--------|------|--------------|--------------|--------------|--------------|--------------|--------------| | DIV_ | DIV_ | DIV_ | Q | Ax | QI | Вх | QCx | | | SELA | SELB | SELC | POWER_DN = 0 | POWER_DN = 1 | POWER_DN = 0 | POWER_DN = 1 | POWER_DN = 0 | POWER_DN = 1 | | 0 | 0 | 0 | 4x | 2x | 4x | 2x | 2x | х | | 0 | 0 | 1 | 4x | 2x | 4x | 2x | 4/3x | 2/3x | | 0 | 1 | 0 | 4x | 2x | 2x | х | 2x | х | | 0 | 1 | 1 | 4x | 2x | 2x | х | 4/3x | 2/3x | | 1 | 0 | 0 | 2x | х | 4x | 2x | 2x | х | | 1 | 0 | 1 | 2x | х | 4x | 2x | 4/3x | 2/3x | | 1 | 1 | 0 | 2x | х | 2x | х | 2x | х | | 1 | 1 | 1 | 2x | х | 2x | х | 4/3x | 2/3x | FIGURE 1B. CLK\_ENX TIMING DIAGRAMS #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_I$ -0.5 V to $V_{DDA}$ + 0.5 V Outputs, $V_{O}$ -0.5V to $V_{DDO}$ + 0.5V Package Thermal Impedance, $\theta_{JA}$ $\,$ 65.7°C/W (0 mps) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 5A. Power Supply DC Characteristics, $V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | $V_{DDA}$ | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDO}$ | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DDA</sub> | Analog Supply Current | | | 20 | | mA | | I <sub>DDO</sub> | Output Supply Current | | | 100 | | mA | Table 5B. LVCMOS/LVTTL DC Characteristics, $V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|---------|---------|------------------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | DIV_SELA:DIV_SELC,<br>CLK_EN0, CLK_EN1,<br>POWER_DN, nMR, CLK_SEL,<br>PLL_SEL, EXTFB_SEL,<br>CLK1, EXT_FB | | 2 | | V <sub>DDO</sub> + 0.3 | ٧ | | V <sub>IL</sub> | Input<br>Low Voltage | DIV_SELA:DIV_SELC,<br>CLK_EN0, CLK_EN1,<br>POWER_DN, nMR, CLK_SEL,<br>PLL_SEL, EXTFB_SEL | | -0.3 | | 0.8 | V | | | | CLK1, EXT_FB | | -0.3 | | 1.3 | V | | I <sub>IN</sub> | Input Current | | | | | ±120 | μΑ | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | I <sub>OH</sub> = -20mA | 2.4 | | | ٧ | | V <sub>OL</sub> | Output Low Vo | oltage; NOTE 1 | I <sub>OL</sub> = 20mA | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDO}/2$ . See Parameter Measurement section, 3.3V Output Load Test Circuit. Table 5C. Differential DC Characteristics, $V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|-----------------|-----------|---------|-------------------------|-------| | I <sub>IN</sub> | Input Current | | | | ±120 | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | GND + 0.5 | | V <sub>DDO</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK0, nCLK0 is $V_{nn0}$ + 0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm in}$ . Table 6. PLL Input Reference Characteristics, $V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|-------| | f <sub>REF</sub> | Input Reference Frequency NOTE: Input reference frequency is limited by the divider selection and the VCO lock range. | | | | 240 | MHz | Table 7. AC Characteristics, $V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|-----------------------------------|-----------------------|---------------------------|---------|---------|---------|-------| | | | QAx, QBx | ÷2 | | | 240 | MHz | | f <sub>MAX</sub> | f <sub>MAX</sub> Output Frequency | QAx, QBx, QCx | ÷4 | | | 120 | MHz | | | | QCx | ÷6 | | | 80 | MHz | | +(0) | Static Phase Offset; | CLK1 to EXT_FB | fref = 50MHz, | -375 | -200 | -50 | ps | | (10) | t(Ø) NOTE 1 | CLK0, nCLK0 to EXT_FB | FB = ÷ 8 | -100 | 50 | 200 | ps | | tsk(o) | Output Skew; NOTE 2 | 2, 4 | | | | 165 | ps | | tjitter(cc) | Cycle-to-Cycle Jitter; | NOTE 4 | | | | 45 | ps | | f <sub>vco</sub> | PLL VCO Lock Range | 9 | | 220 | | 480 | MHz | | t <sub>R</sub> /t <sub>F</sub> | Output Rise Time; NO | OTE 3 | 0.8V to 2.0V | 0.1 | | 1 | ns | | odc | Output Duty Cycle | | f <sub>MAX</sub> < 150MHz | 45 | | 55 | % | | t <sub>LOCK</sub> | PLL Lock Time | | | | | 10 | ms | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time; NOTE 3 | | | 2 | | 10 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time; | NOTE 3 | | 2 | | 8 | ns | All parameters measured at $f_{MAX}$ unless noted otherwise. NOTE 1: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{\rm DDO}/2$ . NOTE 3: These parameters are guaranteed by characterization. Not tested in production. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. # PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEVEL #### **OUTPUT SKEW** CYCLE-TO-CYCLE JITTER #### **OUTPUT RISE/FALL TIME** QAx, QBx, QCx $t_{PW}$ $t_{PERIOD}$ $odc = \frac{t_{PW}}{t_{PERIOD}} \times 100\%$ ## STATIC PHASE OFFSET OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ## APPLICATION INFORMATION #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_D/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CLK INPUT:** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from the CLK input to ground. #### **CLK/nCLK INPUT:** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ## **O**UTPUTS: #### LVCMOS OUTPUTS: All unused LVCMOS output can be left floating. There should be no trace attached. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. The signals must meet the $V_{\mbox{\tiny PP}}$ and $V_{\mbox{\tiny CMR}}$ input requirements. Figures 3A to 3D show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please Zo = 50 Ohm CLK Zo = 50 Ohm LVHSTL ICS HIPerClockS LVHSTL Driver R1 R2 50 50 EN R2 FINANCIA R2 FINANCIA R2 FINANCIA R2 FINANCIA R2 FINANCIA R3 R4 R5 R1 R2 FINANCIA R1 R2 FINANCIA R1 R2 FINANCIA FIGURE 3A. CLK/nCLK INPUT DRIVEN BY AN IDT LVHSTL DRIVER FIGURE 3C. CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for IDT LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3B. CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 3D. CLK/nCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER #### SCHEMATIC EXAMPLE Figure 4A shows a schematic example of using an ICS87931I-147. It is recommended to have one decouple capacitor per power pin. Each decoupling capacitor should be located as close as possible to the power pin. The low pass filter R7, C11 and C16 for clean analog supply should also be located as close to the $V_{\tiny DDA}$ pin as possible. FIGURE 4A. ICS87931I-147 SCHEMATIC EXAMPLE The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. #### POWER AND GROUNDING Place the decoupling capacitors as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\tiny DDA}$ pin as possible. #### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The series termination resistors should be located as close to the driver pins as possible. FIGURE 4B. PCB BOARD LAYOUT FOR ICS87931I-147 # RELIABILITY INFORMATION Table 8. $\theta_{_{JA}} \text{vs. Air Flow Table for 32 Lead LQFP}$ $\theta_{_{JA}}$ by Velocity (Meters per Second) 0 1.0 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 65.7°C/W 55.9°C/W 52.4°C/W TRANSISTOR COUNT The transistor count for ICS87931I-147 is: 2942 #### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP TABLE 9. PACKAGE DIMENSIONS | | | ARIATION<br>S IN MILLIMETERS | | | | | | |------------|-----------|------------------------------|---------|--|--|--|--| | OVMDOL | | BBA | | | | | | | SYMBOL | МІМІМИМ | NOMINAL | MAXIMUM | | | | | | N | | 32 | | | | | | | Α | | | 1.60 | | | | | | <b>A</b> 1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.30 | 0.30 0.37 0.45 | | | | | | | С | 0.09 0.20 | | | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.60 Ref. | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.60 Ref. | | | | | | | е | | 0.80 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | 0° 7° | | | | | | | ccc | | | 0.10 | | | | | Reference Document: JEDEC Publication 95, MS-026 TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|---------------| | 87931AYI-147 | ICS7931AI147 | 32 Lead LQFP | tray | -40°C to 85°C | | 87931AYI-147T | ICS7931AI147 | 32 Lead LQFP | 1000 tape & reel | -40°C to 85°C | | 87931AYI-147LF | ICS931AI147L | 32 Lead "Lead-Free" LQFP | tray | -40°C to 85°C | | 87931AYI-147LFT | ICS931AI147L | 32 Lead "Lead-Free" LQFP | 1000 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. | REVISION HISTORY SHEET | | | | | | |------------------------|-------|------|----------------------------------------------------------------------------------|---------|--| | Rev | Table | Page | Description of Change | | | | А | T4B | 3 | Input Reference Frequency Table - added to table description<br>"EXTFB_SEL = 0". | 8/25/10 | | | | | | | | | | | | | | | | # We've Got Your Timing Solution. 6024 Silver Creek Valley Road San Jose, CA 95138 800-34 **Sales** 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Tech Support netcom@idt.com +480-763-2056