# 53/63RA1681/A 2048 x8 High Performance Registered PROM with Asynchronous Enable ### **FEATURES/BENEFITS** - · Synchronous output enable - · Edge-triggered "D" registers - Versatile 1:16 user programmable initialization words - 8-bit-wide in 24-pin SKINNY DIP® for high board density - · Simplifies system timing - · Faster cycle times - 16mA Io output drive capability - Reliable titanium-tungsten fuses (TiW), with programming yields typically greater than 98% ## **APPLICATIONS** - · Microprogram control store - · State sequencers - · Next address generation - Mapping PROM - Programmable Logic Element (PLE™) 11 Inputs, 8 Registered Outputs, 2048 product terms ## **GENERAL DESCRIPTION** The 53/63RA1681 and 53/63RA1681A are 2Kx8 PROMs with on-chip "D"-type registers, output enable control through an asynchronous enable input, and flexible start-up sequencing through programmable initialization words. Data is transferred into the output registers on the rising edge of the clock. Provided that the asynchronous enable $(\overline{E})$ is LOW, the data will appear at the outputs. Prior to the positive clock edge, register data are not affected by changes in addressing. Memory expansion and data control are made flexible with asynchronous enable inputs. Outputs may be set to the high-impedance state at any time by setting $\overline{E}$ to a HIGH. The flexible initialization feature allows start-up and time-out sequencing with 1:16 programmable words to be loaded into the output registers. With the synchronous INITIALIZE (IS) pin LOW, one of the sixteen column words (A3–A0) will be set in the output registers independent of the row addresses (A9–A4). With all IS column words (A3–A0) programmed to the same pattern, the IS function will be independent of both row and column addressing and may be used as a single pin control. With all IS words programmed HIGH, a PRESET function is performed. The unprogrammed state of IS words is LOW, presenting a CLEAR with IS pin LOW. #### **SELECTION GUIDE** | Memory | | Package | | | Part Number | | | | |--------|--------------|----------------------------------|--------------------|-------------|--------------|-----------------|--|--| | Size | Organization | Pins | Туре | Performance | 0°C to +75°C | -55°C to +125°C | | | | 16K | 2048×8 | 24 | CD 3024<br>PD 3024 | Enhanced | 63RA1681A | 53RA1681A | | | | | | (28) PL 028<br>CL 028<br>CFM 024 | Standard | 63RA1681 | 53RA1681 | | | | SKINNYDips is a registered trademark of Advanced Micro Devices. $PLE^{mk}$ is a trademark of Advanced Micro Devices. Publication # Rev. Amendment 11206 A /0 Issue Date: October 1988 #### **BLOCK DIAGRAM** 1315 01 ## **PIN CONFIGURATIONS** Plastic Chip Carrier Leadiess Chip Carrier #### **ABSOLUTE MAXIMUM RATINGS** | | Operating | Programming | |--------------------------|-----------------|-------------| | Supply voltage V.c | 0.5 to 7 V | 12 V | | Input voltage | 1.5 to 7 V | 7 V | | Input current | 30 mA to +5 mA | ı | | Off-state output voltage | 0.5 V to 5.5 V | 12 V | | Storage temperature | -65°C to +150°C | | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect reliability. Absolute Maximum Ratings are for system design reference; parameters given are not tested. #### **OPERATING CONDITIONS** | Symbol | Parameter | | | Military | <b>/</b> † | | | | | | | |---------------------|----------------------------------|------------|-----------|----------|------------|------|-----------|------|----------|------|------| | | | | 53RA1681A | | 53RA1681 | | 63RA1681A | | 63RA1681 | | Unit | | | | Typ.† | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>w</sub> | Width of clock (high or low) | 10 | 20 | | 20 | | 20 | | 20 | | ns | | ts(A) | Setup time from address to clock | 28 | 40 | | 45 | | 35 | | 40 | | ns | | t,(IS) | Setup time form IS to clock | 20 | 30 | | 35 | | 25 | | 30 | | ns | | t <sub>h</sub> (A) | Hold time address to clock | <b>-</b> 5 | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>h</sub> (IS) | Hold time (IS) | <b>-</b> 5 | 0 | | 0 | | 0 | | ò | | ns | | V <sub>cc</sub> | Supply voltage | 5 | 4.5 | 5.5 | 4.5 | 5.5 | 4.75 | 5.25 | 4.75 | 5.25 | ٧ | | T <sub>A</sub> | Operating temperature* | 25 | -55 | 125 | -55 | 125 | 0 | 75 | 0 | 75 | °C | <sup>\*</sup> This is defined as the instant-on case temperature. <sup>†</sup> Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. **Electrical Characteristics** Over Operating Conditions. For APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted. | Symbol | Parameter | • | Min. | Тур.† | Max. | Unit | | | |------------------|-------------------------------|--------------------------|-------------------------------------|---------------------------|------|-------|------|--------------| | V <sub>IL</sub> | Low-level input voltage** | | | | | | 0.8 | ٧ | | V <sub>IH</sub> | High-level input voltage** | | | | 2.0 | | | ٧ | | V <sub>ic</sub> | Input clamp voltage | V <sub>cc</sub> = MiN | 1, = -18 | m <b>A</b> | | | -1.2 | ٧ | | կլ | Low-level input current | V <sub>cc</sub> = MAX | V <sub>1</sub> = 0.4 | | | -0.25 | mA | | | Ļн | High-level input current | V <sub>cc</sub> = MAX | V <sub>I</sub> = V <sub>CC</sub> | | | 40 | μА | | | V <sub>oL</sub> | Low-level output voltage | V <sub>cc</sub> = MIN | I <sub>OL</sub> =16 | mA | | | 0.5 | V | | | | | Com | I <sub>OH</sub> = −3.2 mA | 2.4 | | | <sub>v</sub> | | V <sub>OH</sub> | High-level output voltage | V <sub>cc</sub> = MIN | Mil | I <sub>OH</sub> = -2 mA | 2.4 | | | | | l <sub>ozL</sub> | | | V <sub>o</sub> = 0.4 | V | | | -40 | μА | | l <sub>ozh</sub> | Off-state output current | V <sub>cc</sub> = MAX | V <sub>o</sub> = 2.4 | V | | | 40 | | | los | Output short-circuit current* | V <sub>cc</sub> = 5 V | V <sub>o</sub> = 0 \ | 1 | -20 | | -90 | mA | | l <sub>cc</sub> | Supply current | V <sub>cc</sub> = MAX. A | . All inputs TTL. All outputs open. | | | 140 | 185 | mA | Switching Characteristics Over Operating Conditions (See standard test load). For APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted. \*\* | Symbol | Parameter | Typ.† | Military | | | | Commercial | | | | | |------------------|-------------------------------------|-------|-----------|-----|----------|------|------------|------|----------|------|------| | | | | 53RA1681A | | 53RA1681 | | 63RA1681A | | 63RA1681 | | Unit | | | | | Min. | Max | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>CLK</sub> | Clock to output Delay | 10 | | 20 | | 25 | | 15 | | 20 | ns | | t <sub>EA</sub> | Enable to output access time (E) | 15 | | 30 | | 35 | | 25 | | 30 | ns | | t <sub>ER</sub> | Disable to output recovery time (E) | 15 | | 30 | | 35 | | 25 | | 30 | ns | Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. <sup>\*\*</sup> V<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. <sup>†</sup> Typicals at 5.0 V V<sub>cc</sub> and 25°C T<sub>A</sub>. <sup>††</sup> Subgroups 7 and 8 apply to Functional tests. Figure 1. Switching Test Load 1315 06 1314 07 Figure 2. Definition of Timing Diagrams NOTES: 1. INPUT PULSE AMPLITUDE 0 V TO 3.0 V. - 2. INPUT RISE AND FALL TIMES 2-5 ns FROM 0.8 V TO 2.0 V. - 3. INPUT ACCESS MEASURED AT THE 1.5 V LEVEL. - 4. SWITCH S $_1$ CLOSED, C $_L$ = 30 pF AND MEASURED AT 1.5 V OUTPUT LEVEL FOR ALL TESTS EXCEPT $_{EA}$ AND $_{ER}$ . - 5. $t_{EA}$ IS MEASURED AT THE 1.5 V OUTPUT LEVEL WITH C $_L$ = 30 pF. S $_1$ IS OPEN FOR HIGH IMPEDANCE TO "1" TEST, AND CLOSED FOR HIGH IMPEDANCE TO "0" TEST. $t_{\rm ER}$ IS TESTED WITH C $_{\rm L}$ = 5 pF. S $_{1}$ IS OPEN FOR "1" TO HIGH IMPEDANCE TEST, MEASURED AT V $_{\rm OH}$ = 0.5 V OUTPUT LEVEL; S $_{1}$ IS CLOSED FOR "0" TO HIGH IMPEDANCE TEST, MEASURED AT V $_{\rm OL}$ + 0.5 V OUTPUT LEVEL. Figure 3. Definition of Waveforms 1315 05 5-200 53/63RA1681/A