# μPD75008 Family (μPD75004/006/008/P008) 4-Bit General-Purpose Single-Chip Microcontrollers October 1994 ## Description The µPD75008 family of high performance 4-bit singlechip CMOS microcontrollers includes the following devices: μPD75004 μPD75004(A) μPD75006 μPD75006(A) μPD75008 μPD75008(A) μPD75P008 These general-purpose microcontrollers have up to 8K bytes of ROM and 512 nibbles of RAM. The instruction set operates on 1, 4, and 8 bits of data. Timing is generated by two oscillators. The main oscillator drives the CPU and all peripherals. The 32.768-kHz subsystem oscillator provides time keeping when the main oscillator is turned off. Since CMOS power dissipation is proportional to clock rate, the $\mu$ PD75008 family provides selectable instruction cycle times from 0.95 to 122 $\mu$ s. The STOP and HALT modes turn off parts of the microcontroller for additional power savings. The data retention mode retains RAM contents down to 2.0 volts. #### **Features** - 8-bit synchronous serial interface - Full-duplex, three-wire mode - Half-duplex, two-wire mode - NEC serial bus interface (SBI) mode - □ Timers: three channels - 8-bit interval timer - 8-bit timer/event counter - Watch (clock) timer: 0.5 second interrupt requests - □ 34 I/O lines - Eight input-only lines - 18 bidirectional I/O lines of which four can directly drive LEDs - Eight 10-V n-channel, open-drain lines that can directly drive LEDs - 25 software selectable pullup resistors - Eight mask option selectable resistors (mask ROM devices only) - □ Bit sequential buffer - 16 bits of bit addressable RAM in peripheral address space. - Standard CPU instruction set - 107 instructions - Bit manipulation instructions - 4-bit arithmetic instructions - 4- and 8-bit move instructions - Minimum instruction execution time - -0.95, 1.91, and 15.3 $\mu$ s using 4.19-MHz main system clock - 122 μsec using 32.768-kHz subsystem clock - □ Eight 4-bit registers - Usable as four 8-bit registers - Memory-mapped, on-chip peripherals - Vectored interrupt controller - 12 external and 4 internal sources - 12 edge detection inputs - 5 vectored interrupt addresses - Power saving and battery backup - Variable CPU clock rate; 2.5 mA typical at 5 V and 4.19 MHz - HALT mode stops CPU; 0.5 mA typical at 5 V and 4.19 MHz - STOP mode stops main clock; 0.5 μA typical at 5 V - 2.0 V data retention mode - Subsystem oscillator allows watch timer to operate in power-down modes. - CMOS operation - ROM devices; $V_{DD} = 2.7$ to 6.0 V - μPD75P008 OTP; 5 V ±10% Internal High-Capacity ROM and RAM | Memory | μPD75004 | μPD75006 | μPD75008 | μPD75P008 | |--------|-------------|-------------|-------------|-------------| | ROM | 4K bytes | 6K bytes | 8K bytes | _ | | PROM | _ | _ | | 8K bytes | | RAM | 512 nibbles | 512 nibbles | 512 nibbles | 512 nibbles | 50654 **111** 6427525 0052603 818 **111** **Ordering Information** | Part Number | Quality Grade | ROM | Package | Package Drawing | |-----------------------|---------------|------|---------------------------|-----------------| | μPD75004CU-xxx | Standard | Mask | 42-pin plastic shrink DIP | P42C-70-600A | | μPD75004CU(A)-xxx | Special | • | | | | μPD75006CU-xxx | Standard | • | | | | μPD75006CU(A)-xxx | Special | • | | | | μPD75008CU-xxx | Standard | - | | | | μPD75008CU(A)-xxx | Special | • | | | | μPD75004GB-xxx-3B4 | Standard | Mask | 44-pin plastic QFP | P44GB-80-3B4-2 | | μPD75004GB(A)-xxx-3B4 | Special | • | | | | μPD75006GB-xxx-3B4 | Standard | • | | | | μPD75006GB(A)-xxx-3B4 | Special | • | | | | μPD75008GB-xxx-3B4 | Standard | • | | | | μPD75008GB(A)-xxx-3B4 | Special | • | | | | μPD75P008CU | Standard | OTP | 42-pin plastic shrink DIP | P42C-70-600A | | μPD75P008GB-3B4 | Standard | ОТР | 44-pin plastic QFP | 44GB-80-3B4-2 | #### Notes: - Engineering samples are available in a 42-pin shrink DIP or 44-pin ceramic QFP - (2) xxx indicates ROM code number ## **Device Quality Grades** The devices in the $\mu$ PD75008 family are available in standard or special quality grades devices. Special grade devices have the symbol (A) embedded in the part number. A $\mu$ PD75008CU is a standard grade and a $\mu$ PD75008CU(A) is a special grade device. The selection of the correct grade depends upon the application. # Differences Between Special and Standard Quality Grades | item | Special | Standard | | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Applications | Automotive and<br>transportation<br>equipment, traffic<br>control systems, anti-<br>disaster systems, anti-<br>crime systems | Computers, office equipment, communications, test and measurement, machine tools, industrial robots, audio and visual equipment, other consumer products. | | | LED direct<br>drive | No | Yes | | | Absolute<br>maximum<br>ratings | Differences in low and hi | gh output current | | | DC<br>characteristics | Differences in low-voltage outputs | | | ## Pin Configurations # 42-Pin Plastic SDIP 2 # Pin Configurations #### 44-Pin Plastic QFP #### Pin Identification | Symbol | Function | |----------------------------------|-------------------------------------------------------| | NC (V <sub>PP</sub> ) | No connection (programming voltage for $\mu$ PD75P008 | | PO <sub>0</sub> /INT4 | Port 0 input; interrupt 4 | | PO <sub>1</sub> /SCK | Port 0 input; serial clock | | P0 <sub>2</sub> /SO/SB0 | Port 0 input; serial out; serial interface | | P0 <sub>3</sub> /SI/SB1 | Port 0 input; serial in; serial interface | | P1 <sub>0</sub> /INT0 | Port 1 input; interrupt 0 | | P1 <sub>1</sub> /INT1 | Port 1 input; interrupt 1 | | P1 <sub>2</sub> /INT2 | Port 1 input; interrupt 2 | | P1 <sub>3</sub> /TI0 | Port 1 input; timer 0 input | | P2 <sub>0</sub> /PTO0 | Port 2 I/O; timer/event counter output | | P2 <sub>1</sub> | Port 2 I/O | | P2 <sub>2</sub> /PCL | Port 2 I/O; clock output | | P2 <sub>3</sub> /BUZ | Port 2 I/O; buzzer output | | P3 <sub>0</sub> -P3 <sub>3</sub> | Port 3 I/O | | P4 <sub>0</sub> -P4 <sub>3</sub> | Port 4 I/O | | P5 <sub>0</sub> -P5 <sub>3</sub> | Port 5 I/O | | P6 <sub>0</sub> /KR0 | Port 6 I/O; key scan input 0 | | P6 <sub>1</sub> /KR1 | Port 6 I/O; key scan input 1 | | P6 <sub>2</sub> /KR2 | Port 6 I/O; key scan input 2 | | P6 <sub>3</sub> /KR3 | Port 6 I/O; key scan input 3 | | P7 <sub>0</sub> /KR4 | Port 7 I/O; key scan input 4 | | P7 <sub>1</sub> /KR5 | Port 7 I/O; key scan input 5 | | P7 <sub>2</sub> /KR6 | Port 7 I/O; key scan input 6 | | P7 <sub>3</sub> /KR7 | Port 7 I/O; key scan input 7 | | P8 <sub>0</sub> -P8 <sub>1</sub> | Port 8 I/O | | RESET | Reset input | | V <sub>DD</sub> | Positive power supply | | V <sub>SS</sub> | Ground | | X1, X2 | Main clock inputs | | XT1, XT2 | Subsystem clock inputs | | | | #### **PIN FUNCTIONS** P0<sub>0</sub>-P0<sub>3</sub>, INT4, SCK, SO/SB0, SI/SB1 (Port 0, Interrupt 4, Serial Interface). These pins can be used as 4-bit input port 0. P0<sub>0</sub> can also be used for vectored interrupt 4, which interrupts on either the leading edge or the trailling edge of the signal. P0<sub>1</sub>-P0<sub>3</sub> may also be used for the serial interface in the SBI, 2-wire or 3-wire mode. SI is the serial input, SO is the serial output, and SCK is the serial clock. Reset causes these pins to default to the port 0 input mode. P1<sub>0</sub>-P1<sub>3</sub>, INT0-INT2, TI0 (Port 1, Edge-Triggered Interrupts, Timer Input). These pins can be used as 4-bit input port 1. P1<sub>0</sub> and P1<sub>1</sub> can also be used for edge-triggered interrupts INT0 and INT1. P1<sub>2</sub> can be used for INT2, which is also an edge-triggered input, but one that generates an interrupt request and does not cause an interrupt. P1<sub>3</sub> can be used as an input clock to the timer/event counter to count external events. Reset causes these pins to default to the port 1 input mode. P2<sub>0</sub>-P2<sub>3</sub>, PTO<sub>0</sub>, PCL, BUZ (Port 2, Timer/Event Counter, Clock, or Buzzer Output). These pins can be used as 4-bit I/O port 2. When used as an output the data is latched. When used as an input port the port outputs are three-state. P2<sub>0</sub> can also be used as the output of the timer/event counter flip flop (TOUT); P2<sub>2</sub> can be used as the output for the clock generator (PCL); and P2<sub>3</sub> can be used to output square waves for a buzzer. Reset causes these pins to default to the port 2 input mode. P3<sub>0</sub>-P3<sub>3</sub> (Port 3). These pins are used for I/O port 3. Each bit in this port can be independently programmed to be either an input or an output. This port has latched outputs, and can directly drive LEDs. A reset signal causes this port to default to the input mode. P4<sub>0</sub>-P4<sub>3</sub>, P5<sub>0</sub>-P5<sub>3</sub> (Ports 4 and 5). Ports 4 and 5 are 4-bit I/O ports that can be combined together to function as a single 8-bit port. They have latched outputs. Ports 4 and 5 will directly drive LEDs. Outputs are n-channel open drain, and can withstand up to 10 volts; pullup resistor mask options are available for these ports. A reset signal causes these ports to default to the input mode. P60-P63, P70-P73, KR0-KR7 (Ports 6, 7, and Edge Detection). Ports 6 and 7 are 4-bit I/O ports with latched outputs. Each pin of port 6 can be independently programmed to be either an input or an output, while port 7 can be programmed to be either all inputs or all outputs. Ports 6 and 7 can be paired together to function as one 8-bit port. Alternately, these pins may be used to detect the falling edge of inputs KR0-KR3 (port 6) and KR4-KR7 (port 7). A reset signal causes these ports to default to the input mode. P8<sub>0</sub>-P8<sub>1</sub> (Port 8). Port 8 is a 2-bit I/O port. Outputs are latched. A reset signal causes this port to default to the input mode. NC/V<sub>PP</sub> (No Connection/Programming Pin). When using the programmable devices, this pin is used to input the programming voltage during the EPROM/OTP write/verify cycles. During normal operation of the programmable device, this pin should be tied to V<sub>DD</sub>. This pin may be left unconnected when using the mask ROM device, $\mu$ PD7500x; however, to maintain socket compatibility with the EPROM/OTP devices, it is recommended that this pin be tied to V<sub>DD</sub>. X1, X2 (Main System Clock Inputs). These pins are the main system clock inputs. The clock can be either a ceramic resonator or a crystal; an external logic signal may also be used. XT1, XT2 (Subsystem Clock Inputs). These pins are the subsystem clock inputs. The clock can be either a ceramic resonator or a crystal; an external logic signal may also be used. RESET (Reset). This is the reset input and it is active low. $V_{DD}$ (Power Supply). The system positive power supply pin. V<sub>SS</sub> (Ground). System ground. ### **Block Diagram** ## **Product Comparison** | Item | 75004 | 75006 | 75008 | 75P008 | |----------------------------------------------|------------------------------------------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------| | Program Memory | Mask ROM<br>00H-FFH<br>4096 x 8 bits | Mask ROM<br>0000H-177FH<br>6016 x 8 bits | Mask ROM<br>0000H-1F7FH<br>8064 x 8 bits | PROM<br>0000H-1F7FH<br>8064 x 8 bits | | Data memory | | 512 : | x 4 bits | | | 3-byte branch instructions | No | Yes | Yes | Yes | | Other instruction set | | Common to the products | | | | Program counter | 12-bit | 13-bit | 13-bit | 13-bit | | Ports 0-3, ports 6-8 pullup resistor | Software selectable | | | | | Ports 4 and 5 pullup resistor | Mask option | Mask option | Mask option | No | | V <sub>PP</sub> , PROM program-<br>ming pins | No | No | No | Yes | | Operating voltage range | 2.7 to 6.0 V | 2.7 to 6.0 V | 2.7 to 6.0 V | 5 V ± 5% | | Package | 42-pin plastic shrink DIP (600 mil)<br>44-pin plastic QFP (10 x 10 mm) | | | | #### CPU AND MEMORY ARCHITECTURE The 75X architecture has two separate address spaces, one for program memory (ROM) and another for data memory (RAM). ## Program Memory (ROM) The ROM is addressed by the 12- or 13-bit program counter. The size of the program counter and the amount of ROM present depend on which part is being used. The ROM contains program object code, an interrupt vector table, a GETI instruction reference table, and table data. Table data can be obtained using table reference instruction MOVT. Figure 1 shows the addressing range which can be made using a branch instruction or subroutine call instruction. In addition, the BR PCDE and BR PCXA instructions can be used for a branch where only the low 8 bits of the PC are changed. The program memory addresses are: 75004: 000H to FFFH 75006: 0000H to 177FH 75008: 0000H to 1F7FH 75P008: 0000H to 1F7FH All locations in ROM except 0000H and 0001H can be used as program memory. However, if interrupts or GETI instructions are used, the locations corresponding to those functions cannot be used. Addresses are normally reserved as follows: 0000H to This address area is used as the vector address for RESET, and also contains the MBE bit. 0002H to 000BH This area is used for interrupt vector addresses. Each vector address contains an MBE bit value and the interrupt can start from any location except where noted above. 0020H to 007FH This is the table area for GETI instructions. The GETI instruction is used to access one 2-byte or two 1-byte instructions using one byte of program memory. This is useful in compacting code. #### Program Counter (PC) This is a 12/13-bit binary counter that contains the address of the current program memory location. The $\mu$ PD75004 contains a 12-bit PC and the 75006/008/P008 have a 13-bit PC. When an instruction is executed, the PC is automatically incremented by the number of bytes of the current instruction. When a branch instruction (BR, BRCB) is executed, the contents of the immediate data or register pair indicating the new address are loaded into some or all bits of the PC. When a subroutine call instruction (CALL, CALLF) is executed or an interrupt is generated, the PC is incremented to point to the next instruction, and this information is saved on the stack. During an interrupt, the program status word (PSW) is also automatically saved on the stack. The address to be jumped to by the CALL or interrupt is then loaded into the PC. When a return instruction (RET,RETS, or RETI) is executed, the contents of the stack are restored to the PC. 6 ■ 6427525 0052608 3TT ■ Figure 1. Program Memory Map #### Data Memory (RAM) The data memory contains three memory banks: 0, 1, and 15. The RAM memory map is shown in figure 2. The memory consists of general-purpose static RAM and peripheral control registers. The memory banks are accessed by using MBE (memory bank enable) and by programming the BS (bank select register). If MBE = 0, the lower 128 nibbles of memory bank 0 and the upper 128 nibbles of memory bank 15 are accessed. If MBE = 1, the upper four bits in the BS register will specify the memory bank. The values are 0H for memory bank 0, 1H for memory bank 1, and 0FH for memory bank 15. Memory banks 0 and 1 each contain 256 nibbles. Although the memory is organized in nibbles, the 75X architecture allows the data to be manipulated in bytes, nibbles, and individual bits. Figure 2. µPD75008 Family Data Memory Map The data memory is used for storing processed data, general-purpose registers, and as a stack for subroutine or interrupt service. Because of its static nature, the RAM will retain its data when CPU operation is stopped and the chip is in the standby mode, provided $V_{DD}$ is at least 2 volts. There are eight 4-bit general-purpose registers (figure 3) in bank 0 starting at location 00H. These registers may also be used as four 8-bit registers. The on-chip peripheral control registers and ports reside in the upper 128 nibbles of bank 15. Bank 15 addresses that are not assigned to a register are not available as random memory except for the 16-bit sequential buffer. Also, the lower 128 nibbles of bank 15 do not contain RAM. Addressing Modes. The $\mu$ PD75008 family can address data memory and ports as individual bits, nibbles, or bytes. These addressing modes are as follows: - 1-bit direct data memory - 4-bit immediate - 4-bit register indirect (@rpa) - 4-bit direct data memory - 8-bit immediate - 8-bit register indirect (@HL) - 8-bit direct data memory Tables 1 and 2 and figure 4 show the data memory addressing modes for the $\mu$ PD75008 family. Figure 3. General-Purpose Register Configurations Table 1. Data Memory Addressing Modes (Note 1) | Addressing Mode Format | | Address | | | |----------------------------|----------|--------------------------------------------------------------------------------------------------------------------------|--|--| | 1-bit direct<br>addressing | mem. bit | The memory bank is: if MBE = 0: MB = 0 for addr 00H-7FH MB = 15 for addr 80H-FFH if MBE = 1: MB = (MBE) ● (MBS Reg) | | | | | | The memory location and bit within the memory bank is: mem.bit | | | | 4-bit direct<br>addressing | mem | The memory bank is: if MBE = 0: MB = 0 for addr 00H-7FH MB = 15 for addr 80H-FFH if MBE = 1: MB = (MBE)●(MBS Reg) | | | | | | The memory location within the memory bank is: mem | | | Table 1. Data Memory Addressing Modes (Note 1) (cont) | Addressing Mode | Format | Address | |------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8-bit direct<br>addressing | mem | The memory bank is if MBE = 0: MB = 0 for addr 00H-7FH MB = 15 for addr 80H-FFH if MBE = 1: MB = (MBE)●(MBS Reg) | | | | The memory location within the memory bank is: mem | | | | mem must be an even address | | 4-bit register<br>indirect<br>addressing | @ HL | The memory bank is: MB = (MBE) • (MBS Reg) The memory location within the | | | | memory bank is:<br>contained in register HL | | | @ DE | The memory bank is always bank 0. | | | | The memory location within the memory bank is: contained in register DE | | | @ DL | The memory bank is always bank 0. | | | | The memory location within the<br>memory bank is:<br>contained in register DL | | 8-bit register | @ HL | The memory bank is: | | indirect<br>addressing | | MB = (MBE) ● (MBS Reg) | | addressing | | The memory location within the memory bank is: contained in register HL | | | | HL must contain an even address | | Bit manipulation | fmem. bit | The memory bank is bank 15. | | addressing | | The memory location in bank 15 is fmem where: | | | | fmem = B0H-BFH for<br>interrupts<br>fmem = F0H-FFH for I/O<br>ports | | | | The bit is specified in: fmem.bit | | | pmem.@L | The memory location is independent of MBE and MBS. The upper 10 bits of the location are in the high order 10-bits of pmem and the 2 lower address bits are in the upper 2-bits of register L. The bit to be manipulated is specified by the 2 LSBs of register L. | Table 1. Data Memory Addressing Modes (Note 1) | ( | | | | |------------------------------------|-------------------|----------------------------------------------------------------------------------------------------|--| | Addressing Mode | Format | Address | | | Bit manipulation addressing (cont) | @ H +<br>mem. bit | The memory bank is:<br>MB = (MBE)●(MBS Reg) | | | | | The memory location within the memory bank is: 4 upper bits are in register H 4 lower bits are mem | | | | | The bit is specified in: mem.bit | | | Stack<br>addressing | | The stack is always in bank 0 and the address is indicated by stack pointer SP | | #### Note: (1) MBE: Memory bank enable bit MB: Memory bank MB: Memory bank MBS: Memory bank select register mem: A memory location within a memory bank mem.bit: A memory location and a bit at that location | Table 2. | On-Chip Periph | ierals Addressii | ng Modes | |----------|----------------|------------------|----------| | | | | | | | | | | | Type of<br>Manipulation | Addressing Mode | Hardware | | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--| | Bit | MBE = 0 or MBE = 1 and MBS = 15; direct addressing with bank address specified in mem.bit. | All hardware<br>where bit<br>manipulation<br>can be<br>performed | | | | Direct addressing regardless of<br>the setting of MBE and MBS.<br>Bank address specified in<br>fmem. bit. | ISTO, MBE;<br>IExxx,<br>IRQxxx,<br>PORTn.x | | | | Indirect addressing regardless<br>of the setting of MBE and MBS.<br>Bank address specified in<br>pmem. @L. | BSBn.x;<br>PORTn.x | | | 4-bit | MBE = 0 or MBE = 1 and MBS = 15; direct addressing with bank address specified in mem. | All hardware<br>where 4-bit<br>manipulatio | | | | MBE = 1 and MBS = 15;<br>register indirect addressing<br>with bank address specified in<br>HL. | can be performed | | | 8-bit | MBE = 0 (or MBE = 1 and MBS = 15); direct addressing with bank address specified in mem; mem must be an even address. | All hardware<br>where 8-bit<br>manipulation<br>can be<br>performed | | | | MBE = 1 and MBS = 15;<br>register indirect addressing<br>with bank address specified in<br>HL; L register must contain an<br>even number. | - | | Addressing Modes Data Memory Data Memory Туре **@**DE @HL Stack mem fmem. bit pmem.@L (Memory Bank n Address @H+mem.bit @ DL addressing mem. blt n = 0, 1, or 15) MBE = 0 MBE = 1 MBE = 0 MBE = 1 x X х 000H General-purpose 007H registers 008H Static RAM (memory bank 0) 07FH MBS = 0 OBOH **OFFH** 100H Static RAM MBS = (memory bank 1) Not Available MBS = 15 MBS = 15 Figure 4. Data Memory Organization and Addressing Modes FFFH X MBE has no effect 1FFH 200H F7FH F80H FB0H **FBFH** FC0H **FF0H** Peripheral hardware (memory bank 15) MBE Memory bank enable bit MBS Memory bank select register 83CL-9235B (7/94) 10 🖿 6427525 OO52612 820 🚥 ## **FUNCTIONAL DESCRIPTION** ## Input/Output Ports The µPD7500x provides eight 4-bit ports and one 2-bit port. Seven are input/output and two are input only. Table 3 lists the function and operation of the I/O ports. Figure 5 shows the internal circuits of the ports, which are classified as types A through Z. Software selectable internal pullup resistors are available on ports 0, 1, 2, 3, 6, 7, and 8. They are selectable in 4-bit units except port 8, which is in 2-bit units. Port 0, bit 0 does not have a pullup resistor. Mask option, bit selectable internal pullup resistors are available for ports 4 and 5 on all mask ROM parts. Table 3. Types and Features of Digital Ports | Port | Function | Operation and Features | Remarks | |--------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | P0, P1 | 4-bit input | Can be read or tested regardless of the operation mode of the following pins: SO/SB0, SI/SB1, SCK, INT0, INT1, INT2, INT4, or Ti0. | Pins are also used for SO/SB0, SI/SB1, SCK, INT0, INT1, INT2, INT4, and Ti0 | | Р3 | 4-bit input/output Can be set-up in input or output mode in 1-bit | | | | P6 | - | units. | Pins are also used for KR0-KR3 | | P2 | 4-bit input/output | Can be set-up in input or output mode in 4-bit | Pins are also used for PTO0, PCL and BUZ | | P7 | - | units. Ports 6 and 7 can be paired for data input/output in 8-bit units. | Pins are also used for KR4-KR7 | | P8 | 2-bit input/output | Can be set-up as either all inputs or all outputs. | | | P4, P5 | 4-bit input/output<br>(N-channel open<br>drain, 10 volts) | Can be set-up in input or output mode in 4-bit units. Ports 4 and 5 can be paired for data input/output in 8-bit units. An LED can be driven directly. | Internal pullup resistor can be specified in 1-bit units by using mask option. | #### Notes - (1) These ports directly drive LEDs. - (2) Port 3 lines are also used for MD0-MD3 in only. Figure 5. Input/Output Circuits 12 Figure 5. Input/Output Circuits (cont) ## **Clock Generator** The clock generator uses a crystal as a time base to generate its clocks. Figure 6 shows the generator, which consists of main and subsystem oscillators, frequency dividers, multiplexers, and three control registers (PCC, SCC, and CLOM). Registers PCC and SCC are programmed to supply frequencies derived from the crystal to the CPU at one of four speeds. Register CLOM controls the clock output to the output pin PCL. Registers PCC and SCC control the HALT and STOP logic. The µPD75008 family contains a subsystem clock with an oscillator driven by an external crystal. The clock operates from 32 to 35 kHz. It can be used as a clock source for the watch timer and the CPU. #### **Basic Interval Timer** The basic interval timer provides continuous real time interrupts. The timer consists of a multiplexer, 8-bit free running counter, and the 4-bit BTM control register. See figure 7. Every time the counter increments to FFH, it generates an interrupt, overflows to 00H, and continues to count. In addition to clearing the counter and its interrupt request, the BTM register is used to select one of four clock inputs. The counter can generate 250 ms interrupts with a 4.19-MHz crystal. It also provides the oscillator stabilization time when the chip leaves the STOP mode. ### Timer/Event Counter The timer/event counter consists of a binary 8-bit up-counter, an 8-bit modulo register, an 8-bit comparator, a clock multiplexer, mode control register (TM0), and a TOUT flip-flop. See figure 8. Control logic allows the TOUT flip-flop signal to be output to port 2, bit 0. The counter operates when an 8-bit value is loaded into the modulo register. A count register clock is selected in the clock multiplexer by control register TM0. The 8-bit up-counter is incremented every time it receives a counter pulse (CP). When the count value equals the modulo register count, the 8-bit comparator outputs a signal. This toggles the TOUT flip-flop and resets the count register to 00H. The count register continues to count up unless it is stopped. Every time the comparator has a match, the TOUT flip-flop changes state and generates interrupt IRQT0. Signal TOUT can also be used as a clock for the serial interface. #### Watch Timer The watch timer (figure 9) is normally used as a time source for keeping track of the time of day. With a 4.19-MHz crystal, it will generate interrupt requests (not interrupts) at 0.5 second or 3.9 msec intervals. The timer consists of an input clock multiplexer, a frequency divider, an output multiplexer, control logic, and control register WM. When a subsystem clock is present, the timer can operate when the chip is in the STOP mode. Also, the watch timer can output a 2-kHz buzzer signal. Figure 6. Clock Generator Figure 7. Basic Interval Timer 14 **5** 6427525 0052616 476 Figure 8. Timer/Event Counter Figure 9. Watch/Timer #### Serial Interface The 8-bit serial interface allows the $\mu$ PD75008 family devices to communicate with other NEC or NEC-like serial interfaces. The serial interface consists of an 8-bit shift register (SIO), serial output latch (SO), 8-bit address comparator, slave address register (SVA), control registers (CSIM and SBIC), busy/acknowledge circuitry, and bus release/detect circuitry. See figure 10. The interface also contains a serial clock counter, clock multiplexer, and serial clock control logic. The serial interface contains a three-wire interface, which consists of the following: - Serial Data in (SI/SB1) - Serial Data Out (SO/SB0) - Serial Shift Clock (SCK) Figure 10. Serial Interface Block Diagram 16 **■** 6427525 0052618 249 **■** The three serial interface operation modes are: - · Two-wire serial mode - Three-wire serial mode - Two-wire SBI mode The two or three-wire serial modes are the simplest modes; the 8-bit shift register is loaded with a byte of data and eight clock pulses are generated. The pulses shift data out the SO line and in from the SI line, thereby communicating in full duplex. When a byte of data is sent, a burst of eight clock pulses is generated and 8 bits of data are sent. The data may be sent with the LSB or MSB first. The interface can also be set to receive data only, consequently SO will be in the high impedance state. One of four internal clocks or an external clock clocks the data. The SBI mode uses a two-wire interface with devices in a master/slave configuration. See figure 11. There is only one master device at a time; all others are slaves. The master sends addresses, commands, and data over the bus. The slaves are able to detect in hardware if their addresses were sent, a command was sent, or a portion of data was sent. There can be up to 256 slave addresses, 256 commands, and 256 data types. All commands are user definable. Commands can be sent to change slaves into masters; previous masters become slaves. Firmware performs this type of operation and thus the user decides whether the bus is simple or complex. Master CPU Stave CPU μPD7500x μPD7500x (SB1), SB0 SB0, (SB1) Address 1 SCK SCK Slave CPU SB0, (SB1) Address 2 SCK Slave IC SB0, (SB1) Address N SCK 94CL-0093A (7/94) Figure 11. SBI Mode Master/Slave Configuration # Bit Sequential Buffer The 16-bit sequential buffer is the only general-purpose RAM in the upper half of data memory bank 15. All the other locations in this bank contain either on-chip peripheral control registers or unused addresses. Its bits are addressed by register L. The buffer can be sequentially scanned by incrementing or decrementing register L. A typical application for this buffer is data storage for the next serial output or input. Another application is as a port output data storage area. The bit sequential buffer can be bit, nibble, or byte manipulated. #### Interrupts The three external and three internal interrupts are all vectored interrupts and are shown in figure 12. Table 4 lists a summary of the interrupts. Input INT2 detects rising edge inputs and generates an interrupt request flag, which is testable. Inputs KR0 through KR7 detect a falling edge and generate the same interrupt request flag as INT2. INT2 and KR0 through KR7 do not cause an interrupt, but can be used to release the standby mode. Interrupt requests and all interrupts except INT0 release the standby mode. Figure 12. Interrupt Controller Block Diagram 18 ■ 6427525 0052620 9T7 **■** Table 4. Interrupt Sources | Interrupt Source | Internal/External | Interrupt Priority<br>(see note) | Vectored Interrupt Request/<br>Table Address | |---------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------|----------------------------------------------| | INTBT<br>(Time reference interval signal from the basic<br>interval timer) | Internal | 1 | VRQ1/0002H | | INT4<br>(Rising and falling edge detection) | External | | | | INTO<br>(Rising/falling edge detection) | External | 2 | VRQ2/0004H | | INT1<br>(Rising/falling edge detection) | External | 3 | VRQ3/0006H | | INTCSI<br>(Serial data transfer end signal) | Internal | 4 | VRQ4/0008H | | INTTO<br>(Signal generated when programmable timer/<br>counter count register and modulo register<br>coincide) | Internal | 5 | VRQ5/000AH | | INT2 (Rising edge input detection to INT2 pin or falling edge input detection to KR <sub>0</sub> -KR <sub>7</sub> ) | External | Testable input signal | s (Test if IRQ2 and IRQW are set) | | INTW<br>(Watch timer signal) | Internal | | | Note: The interrupt priority determines the order when two or more simultaneous interrupts occur. ### Standby Modes The three standby modes are described below and in table 5. **HALT Mode.** The HALT mode is entered by executing the HALT instruction. In this mode, the clock to the CPU is shut off (thus stopping the CPU), while all other partsof the chip, with the exception of INTO, remain fully functional. **STOP Mode.** The STOP mode is entered by executing the STOP instruction. In this mode, the chip's main system oscillator is shut off, thereby stopping all portions of the chip except those which function off the subsystem clock or interrupt requests. If the subsystem clock is used, it always remains on. The HALT and STOP modes are released by a RESET or by any interrupt request except INT0. Data Retention Mode. This mode may be entered after entering the STOP mode. Here, supply voltage $V_{DD}$ may be lowered to 2 volts to further reduce power consumption. The contents of the RAM and registers are retained. This mode is released by first raising $V_{DD}$ to the proper operating voltage range and then releasing the STOP mode. #### Reset See table 6 for the state of the chip after a $\overline{\text{RESET}}$ is applied. Table 5. Operation of the Standby Modes | Item | STOP Mode (Note 1) | HALT Mode (Note 2) | | | |----------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | Clock oscillator | Only the main system clock oscillator is stopped. If a subsystem clock is present, it continues to oscillate. | Only CPU clock $\phi$ is stopped. Main and subsystem oscillators continue to operate. | | | | Basic interval timer | Operation stops | Operation continues (IRQBT is set at reference time intervals). | | | | Serial interface | Operates only when external SCK input is selected for serial clock. | Operational | | | | Timer/event counter | Operates only when TIO pin input is selected for clock count. | Operational | | | | Watch timer | Operates when f <sub>XT</sub> is selected for the clock count. | Operational | | | | External interrupts | INT1, INT2, and INT4 are allowed to operate. Only INT0 cannot operate. | All operational except INTO | | | | CPU | Operational only from subsystem clock | Operation stops | | | | Release signal | Enabled interrupt request signal (except INT0) or RESET input. | Enabled interrupt request signal (except INT0) or RESET input. | | | #### Notes: ## Table 6. State of the Device After Reset | Hardware | | RESET Input During<br>Standby Mode | RESET Input During Normal<br>Operation | | | |-------------------------------------------------------|-----------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------|--|--| | Program counter (PC) | μPD75004 | | am memory address 0000H are loaded<br>s of address 0001H are loaded into | | | | | μΡD75006<br>μΡD75008<br>μΡD75P008 | | am memory address 0000H are loaded<br>s of address 0001H are loaded into | | | | PSW | Carry flag (CY) | Held | Undefined | | | | | Skip flags (SK0 - SK2) | 0 | 0 | | | | | Interrupt status flag (IST0) | 0 | 0 | | | | | Memory bank enable flag (MBE) | Bit 7 of program memory address 0000H is loaded into MBE | | | | | Stack pointer (SP) | | Undefined | Undefined | | | | Data memory (RAM) | | Held (Note 1) | Undefined | | | | General-purpose registers<br>(X, A, H, L, D, E, B, C) | | Held | Undefined | | | | Memory bank selection register (MBS) | | 0 | 0 | | | | Basic interval timer | Counter (BT) | Undefined | Undefined | | | | | Mode register (BTM) | 0 | 0 | | | | Timer/event counter | Counter (T0) | 0 | 0 | | | | | Modulo register (TMOD0) | FFH | FFH | | | | | Mode register (TM0) | 0 | 0 | | | | | TOE0, TOUT F/F | 0, 0 | 0, 0 | | | | Watch timer | Mode register (WM) | 0 | 0 | | | 20 subsystem clock. <sup>(1)</sup> Use STOP instruction with main clock or SCC register with (2) Use HALT instruction for main or subsystem clock. Table 6. State of the Device After Reset (cont) | Hardware | | RESET Input During<br>Standby Mode | RESET Input During Normal<br>Operation | | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------|--| | Serial interface | Shift register (SIO) | Held | Undefined | | | | Operation mode register (CSIM) | 0 | 0 | | | | SBI control register (SBIC) | 0 | 0 | | | | Slave address register (SVA) | Held | Undefined | | | Clock generator<br>and clock output circuit | Processor clock control register (PCC) | 0 | 0 | | | | System clock control register (SCC) | 0 | 0 | | | | Clock output mode register (CLOM) | 0 | 0 | | | Interrupt function | Interrupt request flags (IRQxxx) | Reset to 0 | Reset to 0 | | | | Interrupt enable flags (IExxx) | 0 | 0 | | | | Interrupt master enable flag<br>(IME) | 0 | 0 | | | | INTO, INT1, and INT2 and mode registers (IMO, IM1, and IM2) | 0, 0, 0 | 0, 0, 0 | | | Digital ports | Output buffers | Off | Off | | | | Output latches | Cleared to 0 | Cleared to 0 | | | | Input/output mode registers<br>(PMGA, B, C) | 0 | 0 | | | | Pullup resistor specification register (POGA, POGB) | 0 | 0 | | | Bit sequential buffer | | Held | Undefined | | | Pin conditions | P0 <sub>0</sub> -P0 <sub>3</sub> , P1 <sub>0</sub> -P1 <sub>3</sub> ,<br>P2 <sub>0</sub> -P2 <sub>3</sub> , P3 <sub>0</sub> -P3 <sub>3</sub> ,<br>P6 <sub>0</sub> -P6 <sub>3</sub> , P7 <sub>0</sub> -P7 <sub>3</sub> , P8 <sub>0</sub> -P8 <sub>1</sub> | Input | Input | | | | P4 <sub>0</sub> –P4 <sub>3</sub> , P5 <sub>0</sub> –P5 <sub>3</sub> , | With incorporated pullup resistor, high level; with open drain, I impedance | | | Note: (1) The data of data memory address 0F8H-0FDH is undefined by $\overline{\text{RESET}}$ . #### Caution Apart from their normal functions, The P0<sub>0</sub>/INT4 and RESET pins are used to test the internal operation of the programmable devices. The test mode is entered by applying a voltage greater than V<sub>DD</sub> to either of these pins. For this reason, care must be taken to limit the voltage applied to these two pins. For example, it is conceivable that even during normal operation enough spurious noise may be present to set the chip into the test mode. If this happens, further normal operation is impossible. Consequently, it is important that interwiring noise be suppressed as much as possible. If this is inconvenient, anti-noise measures, like those shown in figure 13, should be implemented. Figure 13. Noise Reduction Techniques special grade) #### **ELECTRICAL SPECIFICATIONS** ## Absolute Maximum Ratings $T_A = 25^{\circ}C$ -0.3 to +7.0 V Supply voltage, VDD Programming voltage, Vpp -0.3 to +13.5 V (uPD75P008 only) Input voltage, V<sub>I1</sub> (Note 1) -0.3 to $V_{DD} + 0.3$ V Input voltage, Vp -0.3 to 11 V (Ports 4 and 5 with open drain) -0.3 to V<sub>DD</sub> + 0.3 V Output voltage, Vo High-level output current, IOH -10 mA (Single pin; standard grade) High-level output current, IOH -10 mA peak (Single pin; special grade) -5 mA rms (Note 2) High-level output current, IOH -30 mA (Total of all pins; standard grade) -30 mA peak High-level output current, IOH -15 mA rms (Note 2) (Total of all pins; special grade) Low-level output current, IOL 30 mA peak, (Single pin; ports 0, 3-5; 15 mA rms (Notes 2, 3) standard grade) Low-level output current, In 20 mA peak, (Single pin; ports 3-5; 10 mA rms (Note 2) special grade) Low-level output current, IOL 20 mA peak, (Single pin; all ports except 0, 3-5; 10 mA rms (Notes 2, 3) standard grade) Low-level output current, IOL 10 mA peak, (Single pin; all ports except 3-5; 5 mA rms (Note 2) special grade) Low-level output current, IOL 160 mA peak, 120 mA rms (Notes 2, 3) (Total of ports 0, 3-5, 8; standard grade) Low-level output current, IOL 80 mA peak, (Total of ports 0, 3, 8; 40 mA rms (Notes 2, 3) | Low-level output current, IoL | 66 mA peak, | |--------------------------------------------------------------------|--------------------| | (Total of ports 2, 6-7;<br>standard grade) | 33 mA rms (Note 2) | | Low-level output current, IOL | 40 mA peak, | | (Total of ports 2, 6-7;<br>special grade) | 20 mA rms (Note 2) | | Low-level output current, IOL | 100 mA peak, | | (Total of ports 4-5;<br>special grade) | 60 mA rms (Note 2) | | Storage temperature, T <sub>STG</sub> | -65 to +150°C | | Operating temperature, T <sub>OPT</sub> (µPD7500x and µPD7500x(A)) | -40 to +85°C | | Operating temperature, T <sub>OPT</sub> (µPD75P008 only) | −10 to +70°C | Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC characteristics. #### Notes: - (1) All ports: ports 4 and 5 have pullup resistors. Does not apply to $\mu {\rm PD75P008}.$ - (2) Effective value = Peak value x (Duty) 1/2 - (3) Does not include port 0, bit 0. ### Capacitance $T_A = 25^{\circ}C; V_{DD} = 0 \text{ V}$ | Parameter | Symbol | Min | Max | Unit | Conditions | |----------------------|------------------|-----|-----|------|-----------------------------------| | Input<br>capacitance | C <sub>IN</sub> | | 15 | pF | f = 1 MHz;<br>all unmeasured pins | | Output capacitance | C <sub>OUT</sub> | | 15 | рF | returned to ground | | I/O<br>capacitance | c <sub>lO</sub> | | 15 | рF | • | ## Main System Clock Oscillator Refer to figures 14 and 16. $\mu$ PD7500x/00x(A): T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V $\mu$ PD75P008: T<sub>A</sub> = -10 to +70°C, V<sub>DD</sub> = 4.5 to 5.5 V | Oscillator | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-------------------|--------------------------------------------|----------------|-----|------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------| | | Oscillation frequency (Note 1) | fx | 1.0 | | 5.0 | MHz | V <sub>DD</sub> is in the oscillator voltage range. | | (Figure 14 A) | Oscillation stabilization time<br>(Note 2) | | | | 4 (Note 3) | ms | After V <sub>DD</sub> reaches the minimum oscillator operating voltage range. | | Crystal resonator | Oscillation frequency (Note 1) | fX | 1.0 | 4.19 | 5.0 (Note 4) | MHz | | | (Figure 14 A) | Oscillation stabilization time (Note 2) | | | | 10 (Notes 3) | ms | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V for } 7500 \text{x and } 7500 \text{x(A) or} 4.5 \text{ to } 5.5 \text{ V for } \mu \text{PD75P008}.$ | | | | | | | 30 (Notes 3) | ms | For $\mu$ PD7500x and 7500x(A) only at $V_{DD} = 2.7 - 6.0 \text{ V}$ . | | External clock | X1 input frequency (Note 1) | f <sub>X</sub> | 1.0 | | 5.0 (Note 4) | MHz | | | (Figure 14 B) | X1 input low- and high-level width | tχH₁ tχL | 100 | | 500 | ns | | #### Notes: - (1) The oscillation frequency and X1 input frequency are included only to show the characteristics of the oscillators. Refer to the AC Characteristics table for actual instruction execution times. - (2) The oscillation stabilization time is the time required for the oscillator to stabilize after voltage is applied or the STOP mode is released. - (3) Values shown are for the recommended resonators. Values for resonators not shown in this data sheet should be obtained from the manufacturer's specification sheets. - (4) When the oscillation frequency is f<sub>X</sub> = 4.19 to 5.0 MHz, do not select PCC = 0011 as the instruction execution time; otherwise, one machine cycle is set to less than 0.95 μs, falling short of the rated minimum value of 0.95 μs. ## Subsystem Clock Oscillator Refer to figures 15 and 16. $\mu$ PD7500x and 7500x(A); $T_A = -40 \text{ to } +85^{\circ}\text{C}; V_{DD} = 2.7 \text{ to } 6.0 \text{ V}$ $\mu$ PD75P008: $T_A = -10 \text{ to } +70^{\circ}\text{C}; V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | Oscillator | Parameter | Symbol | Min | Typ | Max | Unit | Conditions | |---------------------------------|-------------------------------------|------------|-----|--------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------| | Crystal resonator | Oscillation frequency | fхт | 32 | 32.768 | 35 | kHz | | | (figure 15 A) | Oscillation stabilization time | | | 1.0 | 2 | s | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V for } 7500 \text{x and } 7500 \text{x(A) or} 4.5 \text{ to } 5.5 \text{ V for } \mu \text{PD75P008}.$ | | | | | | | 10 | s | For $\mu$ PD7500x and 7500x(A) only at $V_{DD} = 2.7 - 6.0 \text{ V}$ . | | External clock<br>(figure 15 B) | XT1 input frequency | fхт | 32 | | 100 | kHz | | | | XT1 input low- and high-level width | txth, txtl | 5 | | 15 | μs | | ## Recommended Oscillator Circuit Constants (For 7500x only) Main system clock = Ceramic; $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | | Part Number | Frequency | <b>C</b> 1 | C2 | Oscillatio | on Voltage | |-----------------------------|---------------|-----------|------------|----------|------------|------------| | Manufacturer (Note 1) (MHz) | | (pF) | (pF) | Min (V) | Max (V) | | | Murata | CSA x.xxMK | 1.0–1.99 | 30 | 30 | 2.7 | 6.0 | | | CSA x.xxMG093 | 2.0-2.44 | 30 | 30 | 2.7 | 6,0 | | | CST x.xxMG093 | 2.0-2.44 | (Note 2) | (Note 2) | 2.7 | 6.0 | | | CSA x.xxMGU | 2.45-5.0 | 30 | 30 | 2.7 | 6.0 | | | CST x.xxMGU | 2.45-5.0 | (Note 2) | (Note 2) | 2.7 | 6.0 | | | CSA x.xxMG | 2.0-5.0 | 30 | 30 | 3.0 | 6.0 | | | CST x.xxMG | 2.0-5.0 | (Note 2) | (Note 2) | 3.0 | 6.0 | | Куосега | KBR-1000H | 1.0 | 100 | 100 | 2.7 | 6.0 | | | KBR-2.0MS | 2.0 | 47 | 47 | 2.7 | 6.0 | | | KBR-4.0MS | 4.0 | 33 | 33 | 2.7 | 6.0 | | | KBR-5.0M | 5.0 | 33 | 33 | 3.0 | 6.0 | | Toko | CRHB4.00M | 4.0 | 27 | 27 | 3.0 | 6.0 | #### Notes: (2) C1 and C2 not required; they are in the oscillator. Figure 14. Main System Clock Configurations Figure 15. Subsystem Clock Configurations <sup>(1)</sup> x.xx indicates frequency. Figure 16. Clock Timing # Recommended Oscillator Circuit Constants (For 7500x only) Main system clock = Crystal; $T_A = -20 \text{ to } +70^{\circ}\text{C}$ | | | Frequency | C1 (See note) | C2 | Oscillation | on Voltage | |--------------|--------------------------|-----------|---------------|------|-------------|------------| | Manufacturer | Part Number | (MHz) | (pF) | (pF) | Min (V) | Max (V) | | Kinseki | HC-6U | 1.0-2.0 | 20 | 22 | 2.7 | 6.0 | | | HC-18U, HC-43/U, HC-49/U | 2.0-5.0 | 20 | 22 | 2.7 | 6.0 | Note: Keep C1 between 15 and 33 pF when adjusting the oscillation frequency. # Recommended Oscillator Circuit Constants (For 7500x only) Subsystem clock = Crystal; $T_A = -10 \text{ to } +60^{\circ}\text{C}$ | | | Frequency | C3 (See note) | C4 | R | Oscillatio | on Voltage | |--------------|-------------|-----------|---------------|------|------|------------|------------| | Manufacturer | Part Number | (MHz) | (pF) | (pF) | (kΩ) | Min (V) | Max (V) | | Kinseki | P-3 | 32.768 | 18 | 18 | 330 | 2.7 | 6.0 | Note: Keep C3 between 10 and 33 pF when adjusting the oscillation frequency. # **DC Characteristics** Refer to figure 17 for $\mu$ PD7500x only $\mu$ PD7500x and 7500x(A): T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V $\mu$ PD75P008: T<sub>A</sub> = -10 to +70°C, V<sub>DD</sub> = 4.5 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-----------------------------------|------------------------------|-----------------------|------|---------------------------------|------|------------------------------------------------------------------------------------------------------| | High-level input voltage | V <sub>IH1</sub> | 0.7 V <sub>DD</sub> | | $V_{DD}$ | ٧ | Ports 2, 3, 8 | | | V <sub>IH2</sub> | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | Ports 0, 1, 6, 7, and RESET | | | V <sub>IH3</sub> | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | V | Ports 4 and 5; built-in pullup resistor except PD75P008 | | | | 0.7 V <sub>DD</sub> | | 10 | ٧ | Ports 4 and 5 with open drain | | | $V_{IH4}$ | $V_{DD} - 0.5$ | | $V_{DD}$ | ٧ | X1, X2, XT1 | | Low-level input voltage | V <sub>IL1</sub> | 0 | | 0.3 V <sub>DD</sub> | ν | Ports 2, 3, 4, 5, 8 | | | V <sub>IL2</sub> | 0 | | 0.2 V <sub>DD</sub> | ٧ | Ports 0, 1, 6, 7; RESET | | | $V_{IL3}$ | 0 | | 0.4 | ٧ | X1, X2, XT1 | | High-level output voltage | V <sub>OH1</sub><br>(Note 1) | V <sub>DD</sub> – 1.0 | | | ٧ | Ports 0, 2, 3, 6, 7, 8; I <sub>OH</sub> = -1 mA | | | V <sub>OH2</sub><br>(Note 2) | V <sub>DD</sub> - 0.5 | | | ٧ | Ports 0, 2, 3, 6, 7, 8; $V_{DD} = 2.7$ to 6.0 V; $I_{OH} = -100 \ \mu A$ | | Low-level output voltage | V <sub>OL1</sub> | | 0.4 | 2.0 | ٧ | Ports 4 and 5; (Note 3); I <sub>OL</sub> = 15 mA | | | | | 0.15 | 1.0 | ٧ | Ports 4 and 5; (Note 4); I <sub>OL</sub> = 5 mA | | | | | 0.6 | 2.0 | ٧ | Port 3; (Note 3); I <sub>OL</sub> = 15 mA | | | | | 0.20 | 1.0 | ٧ | Port 3; (Note 4); I <sub>OL</sub> = 5 mA | | | | | | 0.4 | ٧ | Ports 0, 2-8; (Note 1); I <sub>OL</sub> = 1.6 mA | | | | | | 0.5<br>(Note 2) | ٧ | Ports 0, 2-8; $I_{OL} = 400 \mu\text{A}$ , $V_{DD} = 2.7$ to 6.0 V | | | V <sub>OL2</sub> | | | 0.2 V <sub>DD</sub><br>(Note 1) | ٧ | SB0, SB1 open drain; pullup resistance ≥ 1kΩ | | | | | | 0.2 V <sub>DD</sub><br>(Note 2) | V | S80, S81 open drain pullup resistance $\geq 5k\Omega$ , $V_{DD}=2.7$ to 6.0 V | | High-level input leakage current | l <sub>LIH1</sub> | | | 3 | μΑ | All except X1, X2, and XT1; V <sub>IN</sub> = V <sub>DD</sub> | | | I <sub>LIH2</sub> | | | 20 | μΑ | X1, X2, and XT1; V <sub>IN</sub> = V <sub>DD</sub> | | | I <sub>LIH3</sub> | | | 20 | μΑ | Ports 4, 5 with open drain; V <sub>IN</sub> = 10 V | | Low-level input leakage current | lLIL1 | | | -3 | μΑ | All except X1, X2, and XT1; V <sub>IN</sub> = 0 V | | | I <sub>LIL2</sub> | | | -20 | μΑ | X1, X2, and XT1; V <sub>IN</sub> = 0 V | | High-level output leakage current | I <sub>LOH1</sub> | | | 3 | μΑ | All except ports 4 and 5 with open drain; V <sub>OUT</sub> = V <sub>DD</sub> | | | I <sub>LOH2</sub> | | | 20 | μΑ | Ports 4 and 5 with open drain; V <sub>OUT</sub> = 10 V | | Low-level output leakage current | leor | | | -3 | μА | V <sub>OUT</sub> = 0 V | | Built-in pullup resistor | R <sub>L1</sub> | 15 | 40 | 80 | kΩ | Ports 0-3, 6-8 (except P0 <sub>0</sub> ); $V_{IN} = 0 \text{ V}$ ; $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | | | 30<br>(Note 2) | | 300<br>(Note 2) | kΩ | Ports 0-3, 6-8 (except P0 <sub>0</sub> ); $V_{IN} = 0 V$ ; $V_{DD} = 3.0 V \pm 10\%$ | | | R <sub>L2</sub><br>(Note 2) | 15 | 40 | 70 | kΩ | Ports 4, 5; $V_{OUT} = V_{DD} - 2.0 \text{ V};$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | | | | 10 | | 60 | kΩ | Ports 4, 5; $V_{OUT} = V_{DD} - 2.0 \text{ V};$<br>$V_{DD} = 3.0 \text{ V} \pm 10\%$ | # DC Characteristics (cont) | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------|------------------|----------------------|------|------|------|------------------------------------------------------------| | Supply current | I <sub>DD1</sub> | (Note 2) | 2.5 | 8.0 | mA | V <sub>DD</sub> = 5.0 V ± 10% (Notes 6, 7, 8) | | (Note 5) | | (Note 2) | 0.35 | 1.2 | mA | V <sub>DD</sub> = 3.0 V ± 10% (Notes 6, 7, 9) | | | | (Note 10) | 5 | 15 | mA | V <sub>DD</sub> = 5 V ±10%; (Notes 6, 7, 8) | | | I <sub>DD2</sub> | | 500 | 1500 | μΑ | HALT mode; V <sub>DD</sub> = 5 V ± 10% (Notes 6, 7) | | | | (Note 2) | 150 | 450 | μΑ | HALT mode; V <sub>DD</sub> = 3 V ± 10% (Notes 6, 7) | | | IDD3 | (Notes 2,<br>7, 11) | 30 | 90 | μΑ | $V_{DD} = 3 V \pm 10\%$ | | | | (Notes 7,<br>10, 11) | 350 | 1000 | μΑ | $V_{DD} = 5 V \pm 10\%$ | | | I <sub>DD4</sub> | (Notes<br>2, 7, 11) | 5 | 15 | μА | HALT mode; $V_{DD} = 3 \text{ V} \pm 10\%$ | | | | (Notes 7, 10, 11) | 35 | 100 | μΑ | HALT mode $V_{DD} = 5 V \pm 10\%$ | | | I <sub>DD5</sub> | | 0.5 | 20 | μА | STOP mode; XT1 = 0 V; $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | | | (Note 2) | 0.1 | 10 | μΑ | STOP mode; XT1 = 0 V; V <sub>DD</sub> = 3.0 V ± 10% | | | | (Note 2) | 0.1 | 5 | μА | STOP mode; XT1 = 0 V; $V_{DD}$ = 3.0 V ± 10%; $T_A$ = 25°C | #### Notes: - (1) $V_{DD}=4.5$ to 6.0 V for 7500x and 7500x(A) and $V_{DD}=4.5$ to 5.5 V for 75P008. - (2) For 7500x and 7500x(A) only. - (3) For 7500x with $V_{DD}=4.5$ to 6.0 V and 75P008 with $V_{DD}=4.5$ to 5.5 V. - (4) For 7500x(A) only and $V_{DD}=4.5$ to 6.0 V. - (5) Does not include pullup resistor current. - (6) 4.19-MHz crystal oscillator; C1 = C2 = 22 pF. - (7) 32.768-kHz subsystem crystal oscillator is operating. - (8) When operated in the high-speed mode with the processor clock control register (PCC) set to 0011. - (9) When operated in the low-speed mode with the PCC set to 0000. - (10) For 75P008 only. - (11) The system clock control register (SCC) is set to 1001 and the main system oscillator is stopped. Figure 17. DC Characteristics 6427525 0052632 619 📟 Figure 17. DC Characteristics (cont) Figure 17. DC Characteristics (cont) 32 Figure 17. DC Characteristics (cont) # μPD75008 Family ## **AC Characteristics** Refer to figures 18 through 22 $\mu$ PD7500x and $\mu$ PD7500x(A): $T_A = -40$ to $+85^{\circ}$ C, $V_{DD} = 2.7$ to 6.0 V $\mu$ PD75P008: T<sub>A</sub> = -10 to +70°C, V<sub>DD</sub> = 4.5 to 5.5 V. | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |--------------------------------------------|------------------------------------------------------|----------|----------|-----|------|---------------------------------------------------| | Cycle time<br>(Note 1) | t <sub>CY</sub><br>(figure 18) | 0.95 | | 64 | μs | Main system clock (Note 2) | | | | 3.8 | (Note 3) | 64 | μs | Main system clock; V <sub>DD</sub> = 2.7 to 6.0 V | | | | 114 | 122 | 125 | μs | Subsystem clock | | TIO Input frequency | f <sub>TI</sub><br>(figure 20) | 0 | | 1 | MHz | (Note 2) | | | | | (Note 3) | 275 | kHz | V <sub>DD</sub> = 2.7 to 6.0 V | | TIO input low- and high-level width | t <sub>TIH</sub> , t <sub>TIL</sub><br>(figure 20) | 0.48 | | | μs | (Note 2) | | | | 1.8 | (Note 3) | | μs | V <sub>DD</sub> = 2.7 to 6.0 V | | Interrupt inputs low- and high-level width | <sup>t</sup> INTH <sup>, t</sup> INTL<br>(figure 21) | (Note 4) | - | | μs | INTO | | | | 10 | | | μs | INT1, INT2, INT4 | | | | 10 | | | μs | KRO-KR7 | | RESET low-level width | <sup>t</sup> RSL<br>(figure 22) | 10 | | | με | | #### Notes: - (1) Cycle time (minimum instruction execution time) is determined by the frequency of the oscillator connected to the microcontroller, system clock control register (SCC), and the processor clock control (PCC). - (2) $V_{DD}=4.5$ to 6.0 V for 7500x and 7500x(A) and $V_{DD}=4.5$ to 5.5 V for 75P008. - (3) For 7500x and 7500x(A) only. - (4) 2t<sub>CY</sub> or 128/fx, depending on the setting of the interrupt mode register (IMO). Figure 18. Main System Clock Operation, t<sub>CY</sub> vs V<sub>DD</sub> ← tinth- INT0,1,2,4 KR0-7 83RD-6747A Figure 20. TIO Timing Figure 22. RESET Input Timing # Serial Interface, 2/3-Wire, I/O Mode; Internal SCK Output Refer to figure 23 $\mu$ PD7500x and 7500x(A): T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V $\mu$ PD75P008: T<sub>A</sub> = -10 to +70°C, V<sub>DD</sub> = 4.5 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------------------------------|-------------------------------------|---------------------------|-----|------|------|---------------------------------------------------| | SCK cycle time | tKCY1 | 1600 | | | пѕ | (Note 1) | | | | 3800 | | | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SCK low- and high-level width | t <sub>KL1</sub> , t <sub>KH1</sub> | 0.5t <sub>KCY</sub> - 50 | | | ns | (Note 1) | | | | 0.5t <sub>KCY</sub> - 150 | | | ns | $V_{DD} = 2.7 \text{ to } 6.0 \text{ V (Note 2)}$ | | SI setup time to SCK † | tsiK1 | 150 | | | ns | (Note 3) | | SI hold time to SCK † | tKSH | 400 | | | ns | (Note 3) | | SCK i to SO output delay time (Note 4) | t <sub>KSO1</sub> | 0 | | 250 | ns | (Note 1) | | | | 0 | | 1000 | п\$ | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | # Serial Interface, 2/3-Wire, I/O Mode; External SCK Input Refer to figure 23 $\mu$ PD7500x and 7500x(A): $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{DD} = 2.7 \text{ to } 6.0 \text{ V}$ $\mu$ PD75P008: T<sub>A</sub> = -10 to +70°C, V<sub>DD</sub> = 4.5 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------------------------------|-------------------------------------|------|-----|------|------|---------------------------------------------------| | SCK cycle time | t <sub>KCY2</sub> | 800 | | | ns | (Note 1) | | | | 3200 | | | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SCK low- and high-level width | t <sub>KL2</sub> , t <sub>KH2</sub> | 400 | | | ns | (Note 1) | | | | 1600 | | | ns | $V_{DD} = 2.7 \text{ to } 6.0 \text{ V (Note 2)}$ | | SI setup time to SCK 1 | tsik2 | 100 | | | ns | (Note 3) | | SI hold time to SCK † | t <sub>KS12</sub> | 400 | | | ns | (Note 3) | | SCK ↓ to SO output delay time (Note 4) | t <sub>KSO2</sub> | 0 | | 300 | пѕ | (Note 1) | | | | 0 | | 1000 | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | #### Notes: - (1) $V_{DD} = 4.5$ to 6.0 V for 7500x and 7500x(A) and $V_{DD} = 4.5$ to 5.5 V for 75P008. - (2) For 7500x and 7500x(A) only. - (3) $V_{DD} = 2.7$ to 6.0 V for 7500x and 7500x(A); $V_{DD} = 4.5$ to 5.5 V for 75P008. - (4) $\rm R_L=1~k\Omega$ and $\rm C_L=100~pF$ are load resistance and load capacitance for the SO line. # Serial Interface, SBI Mode; Internal SCK Output (Master) Refer to figure 23 $\mu$ PD7500x: T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V $\mu$ PD75P008: T<sub>A</sub> = -10 to +70°C, V<sub>DD</sub> = 4.5 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------------------------------------|--------------------|----------------------------|-----|------|------|-----------------------------------------| | SCK cycle time | t <sub>KCY3</sub> | 1600 | | | ns | (Note 1) | | | | 3800 | | | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SCK low- and high-level width | t <sub>KL3</sub> , | 0.5t <sub>KCY3</sub> - 50 | | | ns | (Note 1) | | | tкнз | 0.5t <sub>KCY3</sub> - 150 | | | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SB0, SB1 setup time to SCK↑ | t <sub>SIK3</sub> | 150 | | | пѕ | (Note 3) | | SB0, SB1 hold time to SCK † | t <sub>KSI3</sub> | 0.5t <sub>KCY3</sub> | | | ns | (Note 3) | | SCK ↓ to SB0, SB1 output delay time (Note 4) | t <sub>KSO3</sub> | 0 | | 250 | ns | (Note 1) | | | | 0 | | 1000 | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SCK ↑ to SB0, SB1 ↓ | tksB | tксүз | | | ns | (Note 3) | | SB0, SB1 ↓ to SCK ↓ | tsak | †KCY3 | | | ns | (Note 3) | | SB0, SB1 low-level width | †SBL | †KCY3 | | | ns | (Note 3) | | SB0, SB1 high-level width | tsBH | t <sub>KCY3</sub> | | | ns | (Note 3) | ## Serial Interface, SBI Mode; External SCK Input (Slave) Refer to figure 23 $\mu$ PD7500x and 7500x(A): T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 2.7 to 6.0 V $\mu$ PD75P008: $T_A = -10 \text{ to } +70^{\circ}\text{C}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------------------------------------|--------------------|----------------------|-----|------|------|-----------------------------------------| | SCK cycle time | t <sub>KCY4</sub> | 800 | | | ns | (Note 1) | | | | 3200 | | | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SCK low- and high-level width | t <sub>KL4</sub> , | 400 | | | ns | (Note 1) | | | <sup>t</sup> KH4 | 1600 | | | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SB0, SB1 setup time to SCK † | tsiK4 | 100 | | | ns | (Note 3) | | SB0, SB1 hold time to SCK † | t <sub>KS14</sub> | 0.5t <sub>KCY4</sub> | | | ns | (Note 3) | | SCK I to SB0, SB1 output delay time (Note 4) | t <sub>KSO4</sub> | 0 | | 300 | ns | (Note 1) | | | | 0 | | 1000 | ns | V <sub>DD</sub> = 2.7 to 6.0 V (Note 2) | | SCK ↑ to SB0, SB1 ↓ | <sup>t</sup> KSB | tKCY4 | | | ns | (Note 3) | | SB0, SB1 ↓ to SCK ↓ | tsak | t <sub>KCY4</sub> | | | ns | (Note 3) | | SB0, SB1 low-level width | t <sub>SBL</sub> | t <sub>KCY4</sub> | | | ns | (Note 3) | | SB0, SB1 high-level width | tsBH | tkCY4 | | | ns | (Note 3) | #### Notes: - (1) $V_{DD} = 4.5$ to 6.0 V for 7500x and 7500x(A) and $V_{DD} = 4.5$ to 5.5 V for 75P008. - (2) For 7500x and 7500x(A) only. - (3) $V_{DD} = 2.7$ to 6.0 V for 7500x and 7500x(A); $V_{DD} = 4.5$ to 5.5 V for 75P008. - (4) R<sub>L</sub> = 1 kΩ, C<sub>L</sub> = 100 pF, R<sub>L</sub> is the resistance of the SB0 or SB1 output line load. C<sub>L</sub> is the capacitance of the SB0 or SB1 output load line. 37 Figure 23. Serial Transfer Timing 38 **■** 6427525 0052640 795 **■** # Data Memory STOP Mode Low Voltage Data Retention Characteristics Refer to figure 24 $\mu$ PD7500x and 7500x(A): $T_A = -40 \text{ to } +85^{\circ}\text{C}$ $\mu$ PD75P008: $T_A = -10 \text{ to } +70^{\circ}\text{C}$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-----------------------------------------|------------|-----|--------------|-----|------|------------------------------| | Data retention voltage | $v_{DDDR}$ | 2.0 | | | ٧ | (Note 1) | | Data retention current (Note 2) | IDDDR | | 0.1 | 10 | μА | V <sub>DDDR</sub> = 2.0 V | | Release signal set time | tSREL | 0 | | | μs | | | Oscillation stabilization time (Note 3) | twarr | | (Notes 4, 5) | | \$ | Release by RESET input | | | | | (Note 4) | | ms | Release by interrupt request | #### Notes: - (1) Max = 6.0 V for 7500x and 7500x(A) and 5.5 V for 75P008. - (2) Pullup resistor current is not included in this table. - (3) Oscillation stabilization WAIT time is the time during which the CPU is stopped and the crystal is stabilizing. The time is required to prevent unstable operation while the oscillator is started. The interval timer can be used to delay the CPU from executing instructions by using the basic interval timer mode register (BTM) according to the following table: | втмз | BTM2 | BTM1 | втмо | WAIT time (f <sub>x</sub> = 4.19 MHz) | |------|------|------|------|--------------------------------------------------| | | 0 | 0 | 0 | 2 <sup>20</sup> /f <sub>x</sub> (approx 250 ms) | | | 0 | 1 | 1 | 2 <sup>17</sup> /f <sub>X</sub> (approx 31.3 ms) | | | 1 | 0 | 1 | 2 <sup>15</sup> /f <sub>x</sub> (approx 7.82 ms) | | _ | 1 | 1 | 1 | 2 <sup>13</sup> /f <sub>X</sub> (approx 1.95 ms) | - (4) Consult the manufacturer's resonator or crystal specifications for this value. - (5) The interval timer will cause a delay of 217/fx after a reset. 40 ### **PROM PROGRAMMING** The PROM in the $\mu$ PD75008 family is one-time programmable (OTP). In the $\mu$ PD part numbers below, CU and GB denote the package type. Please refer to the Packaging and Soldering Information table and the package drawings for specifics on the packages since there are variations among the types. | $\mu$ PD | PROM | Bytes | Package | |--------------|------|-------|---------| | 75P008CU | OTP | 8064 | SDIP | | 75P008GB-3B4 | OTP | 8064 | QFP | The PROM is programmed using the pins listed in table 7. Note that it is not necessary to enter an address, since the address is updated by pulsing the clock pins. During programming, addresses are incremented by applying clock pulses to the X1 and X2 input pins. When $+6\ V$ is applied to $V_{DD}$ and $+12.5\ V$ to $V_{PP}$ , the PROM is placed in the write/verify mode. Pins MD0-MD3 select the applicable operation as shown in table 8. Table 7. PROM Write/Verify Pin Functions | Pin Name | Function | | | | | |-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | X1, X2 | Pulsed to increment address during<br>PROM write/verify operation. The inverse<br>of X1 is applied to X2. Note that these<br>pins are also pulsed during a read. | | | | | | MD0-MD3 | Operation mode selection pins. | | | | | | P4 <sub>0</sub> -P4 <sub>3</sub><br>(four low-order bits)<br>P5 <sub>0</sub> -P5 <sub>3</sub><br>(four high-order bits) | 8-bit data input/output pins for write/<br>verify | | | | | | V <sub>DD</sub> | Supply voltage. Normally 5 volts; 6 volts applied during write/verify | | | | | | V <sub>PP</sub> | Normally 5 volts; +12.5 volts is applied during write/verify | | | | | ## PROM Write/Verify Procedure PROMs can be written at high speed using the follow ing procedure. See figure 25 for the timing. - Connect unused pins to V<sub>SS</sub> through resistors. Set the X1 pin low. - (2) Supply 5 volts to the V<sub>DD</sub> and V<sub>PP</sub> pins. - (3) Wait 10 μs. - (4) Select program memory address clear mode. - (5) Supply 6 volts to V<sub>DD</sub> and 12.5 volts to V<sub>PP</sub>. - (6) Select program inhibit mode. - (7) Write data in the 1 ms write mode. - (8) Select the program inhibit mode. - (9) Select the verify mode. If the data is correct, proceed to step 10. If not, repeat steps 7, 8, and 9 up to a maximum of 20 times. If data is still incorrect, terminate programming and declare the device defective. - (10) Perform one additional write with an MD0 pulse width (in ms) equal to the number of writes performed in step 7. For example, MD0 = 10 ms if the location was written to 10 times in step 7. - (11) Select the program inhibit mode. - (12) Apply four pulses to the X1 pin to increment the program memory address by one. - (13) Repeat steps 7-12 until the end address is reached. - (14) Select program memory address clear mode. - (15) Return the V<sub>DD</sub> and V<sub>PP</sub> pins back to +5 volts. - (16) Turn off the power. $V_{PP}$ 12.5 $V_{DD} = +6.0 V$ Table 8. Mode Selection | Operation Mode Specification | | | | | | | | | |------------------------------|-----|-----|-----|------------------------------|--|--|--|--| | MDO | MD1 | MD2 | MD3 | Operation Mode | | | | | | 1 | 0 | 1 | 0 | Program memory address clear | | | | | | 0 | 1 | 1 | 1 | Write mode | | | | | | 0 | 0 | 1 | 1 | Verify mode | | | | | | 1 | X | 1 | 1 | Program inhibit | | | | | #### Note: (1) X = Don't care. 42 ### **PROM Read Procedure** The PROM contents can be read by using the following procedure. Figure 26 is the timing diagram for steps 2-9. - (1) Connect unused pins to $V_{SS}$ through resistors. Set the X1 pin low. - (2) Supply +5 volts to V<sub>DD</sub> and V<sub>PP</sub> pins. - (3) Wait 10 µs. - (4) Select program memory address clear mode. - (5) Supply +6 volts to V<sub>DD</sub> pin and + 12.5 volts to V<sub>PP</sub> pin. - (6) Select program inhibit mode. - (7) Select verify mode. Apply four pulses to the X1 pin. The data in address 0 will be output. Every additional four clock pulses will output the data stored in the next address. - (8) Select program inhibit mode. - (9) Select program memory address clear mode. - (10) Return VDD and VPP pins to +5 volts. - (11) Turn off power, Figure 26. PROM Read Cycle Timing DC Programming Characteristics (75P008 only) $T_A = 25 \pm 5^{\circ}C$ ; $V_{DD} = 6.0 \pm 0.25 \text{ V}$ ; $V_{PP} = 12.5 \pm 0.3 \text{ V}$ ; $V_{SS} = 0 \text{ V}$ (Notes 1, 2) | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |--------------------------------|------------------|-----------------------|-----|---------------------|------|--------------------------------------| | High-level input voltage | V <sub>IH1</sub> | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | All except X1, X2 | | • | V <sub>IH2</sub> | V <sub>DD</sub> - 0.5 | | V <sub>DD</sub> | ٧ | X1, X2 | | Low-level input voltage | V <sub>IL1</sub> | 0 | | 0.3 V <sub>DD</sub> | ٧ | All except X1, X2 | | | V <sub>IL2</sub> | 0 | | 0.4 | ٧ | X1, X2 | | Input leakage current | Li | | | 10 | μΑ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | High-level output voltage | V <sub>OH</sub> | V <sub>DD</sub> – 1.0 | | | ٧ | $I_{OH} = -1 \text{ mA}$ | | Low-level output voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | V <sub>DD</sub> supply current | l <sub>DD</sub> | | | 30 | mA | | | V <sub>pp</sub> supply current | lpp | | - | 30 | mA | $MD0 = V_{IL}; MD1 = V_{IH}$ | ## Notes: (1) V<sub>PP</sub> must not exceed +13.5 V, including overshoot. (2) V<sub>DD</sub> must be applied before V<sub>PP</sub> and is turned off after V<sub>PP</sub> is removed. # AC Programming Characteristics (75P008 only) Refer to figures 27 and 28 $T_A = 25 \pm 5^{\circ}C; V_{DD} = 6.0 \pm 0.25 V; V_{PP} = 12.5 \pm 0.3 V; V_{SS} = 0 V$ | Parameter | Symbol | (Note 1) | Min | Тур | Max | Unit | Conditions | |-----------------------------------------|------------------|------------------|-------|-----|------|------|---------------------------------------------| | Address setup time to MD0 ↓ (Note 2) | t <sub>AS</sub> | t <sub>AS</sub> | 2 | | | μs | | | MD1 setup time to MD0 ↓ | t <sub>M1S</sub> | toes | 2 | | | μs | · · | | Data setup time to MD0 ↓ | t <sub>DS</sub> | tos | 2 | | | με | | | Address hold time from MD0 † (Note 2) | t <sub>AH</sub> | t <sub>AH</sub> | 2 | | | μs | | | Data hold time from MD0 † | t <sub>DH</sub> | t <sub>DH</sub> | 2 | | | με | | | Data output float delay time from MD0 † | t <sub>DF</sub> | t <sub>DF</sub> | 0 | | 130 | ns | | | V <sub>PP</sub> setup time to MD3 f | tvps | t <sub>VPS</sub> | 2 | | | με | | | V <sub>DD</sub> setup time to MD3 † | tvos | tvcs | 2 | | | μs | | | Initialized program pulse width | tpW | tpw | 0.95 | 1.0 | 1.05 | ms | | | Additional program pulse width | topw | topw | 0.95 | | 21 | ms | | | MD0 setup time to MD1 † | t <sub>M0S</sub> | tces | 2 | | | μs | | | Data output delay time from MD0 ↓ | t <sub>DV</sub> | t <sub>DV</sub> | | | 1 | μs | $MD0 = MD1 = V_{IL}$ | | MD1 hold time to MD0 † | t <sub>M1H</sub> | <sup>t</sup> oEH | 2 | | | μs | t <sub>M1H</sub> + t <sub>M1R</sub> ≥ 50 μs | | MD1 recovery time from MD0 ↓ | t <sub>M1R</sub> | toR | 2 | | | μs | t <sub>M1H</sub> + t <sub>M1R</sub> ≥ 50 μs | | Program counter reset | t <sub>PCR</sub> | | 10 | | | με | - | | X1 input low- and high-level width | txH, txL | | 0.125 | | | μs | | | X1 input frequency | fx | | | | 4.19 | MHz | | | Initial mode set time | t <sub>l</sub> | | 2 | | _ | μs | | | MD3 setup time to MD1 f | t <sub>M3S</sub> | | 2 | | | μs | | | MD3 hold time from MD1 ↓ | t <sub>M3H</sub> | | 2 | | | μs | | ## AC Programming Characteristics (75P008 only) (cont) | Parameter | Symbol | (Note 1) | Min | Тур | Max | Unit | Conditions | |------------------------------------------------|-------------------|----------|-----|-----|-----|------|---------------------| | MD3 setup time to MD0 ↓ | t <sub>M3SR</sub> | | 2 | | ' | μs | During program read | | Data delay time from address (Note 2) | t <sub>DAD</sub> | tacc | | | 2 | με | cycle | | Data output hold time from address<br>(Note 2) | tHAD | tон | 0 | | 130 | ns | • | | MD3 output hold time from MD0 1 | t M3HR | | 2 | | | μs | - | | Data output float delay time from MD3 4 | tDFR | | | | 2 | μs | <u>-</u> | ### Notes: - (1) These symbols correspond to those of the $\mu$ PD27C256 EPROM. - (2) The internal address signal is incremented by the rising edge of the fourth X1 pulse; it is not connected to an external pin. ## SOLDERING Packaging and Soldering Information | Part Number | Package | Package Drawing | Recommended Soldering Code | | | |-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|-----------------------------------|--|--| | μΡD75004CU-xxx<br>μΡD75004CU(A)-xxx<br>μΡD75006CU-xxx<br>μΡD75006CU(A)-xxx<br>μΡD75008CU-xxx<br>μΡD75008CU(A)-xxx | 42-pin plastic shrink DIP | P42C-70-600A | WS60-00-1 | | | | μPD75004GB-xxx-3B4<br>μPD75004GB(A)-xxx-3B4<br>μPD75006GB-xxx-3B4<br>μPD75006GB(A)-xxx-3B4<br>μPD75008GB-xxx-3B4<br>μPD75008GB(A)-xxx-3B4 | 4GB-xxx-3B4 44-pin plastic QFP<br>4GB(A)-xxx-3B4<br>6GB-xxx-3B4<br>6GB(A)-xxx-3B4<br>8GB-xxx-3B4 | | IR30-107-1, VP15-107-1, WS60-00-1 | | | | μPD75P008CU | 42-pin plastic shrink DIP | P42C-70-600A | WS60-00-1 | | | | μPD75P008GB-3B4 | 44-pin plastic QFP | P44GB-80-3B4-2 | IR30-162-1, VP15-162-1, WS60-162- | | | **Soldering Conditions** | Method (Note 1) | Code (Note 2) | Soldering Conditions | Exposure Limit (Note 3) | |------------------------|---------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | infrared reflow | IR30-107-1 | Package peak temp: 230°C<br>Time: 30 sec max (210°C min) | Max no. of days: 7 (thereafter, 10 hours baking at 125°C is required) | | IR30-162-1 | | • | Max no. of days: 2 (thereafter, 16 hours baking at 125°C is required) | | Vapor phase VP15-107-1 | | Package peak temp: 215°C<br>Time: 40 sec max (200°C min) | Max no. of days: 7 (thereafter, 10 hours baking at 125°C is required) | | _ | VP15-162-1 | - | Max no. of days: 2 (thereafter, 16 hours baking at 125°C is required) | | Wave soldering | WS60-00-1 | Solder bath temp: 260°C max | No limit | | (Note 4) | WS60-162-1 | <ul> <li>Time: 10 sec max</li> <li>Preheating temp: 120°C max</li> <li>(package surface temp)</li> </ul> | Max no. of days: 2 (thereafter, 16 hours baking at 125°C is required) | | Pin partial heating | | Pin partial temp: 260°C max<br>Time: 10 sec max (per device side) | For SDIP package only | | Pin partial heating | | Pin partial temp: 300°C max<br>Time: 3 sec max (per device side) | For QFP package only | ## Notes: - (1) Do not use different soldering methods together. However, on all devices the pin partial heating soldering method can be used alone or in combination with other soldering methods. - (2) The maximum number of soldering operations is one or two as indicated by the last digit of the soldering code: -1 or -2. - (3) Maximum no. of days refers to the number of days after unpacking the dry pack. Storage conditions are 25°C and 65% RH max. - (4) For through hole devices, subject only the leads to the solder bath. The package body should not be immersed into the solder bath. 48 **■** 6427525 0052650 634 **■** ## **PACKAGE DRAWINGS** ## 42-Pin Plastic Shrink DIP (P42C-70-600A) | item | Millimeters | Inches | | |-----------|-----------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Α | 39.13 max | 1.541 max | 40 | | В | 1.78 max | .070 max | $\begin{array}{c} 42 \\ -\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega_1\Omega$ | | С | 1.778 (TP) | .070 (TP) | | | D | 0.50 ± 0.10 | .020 + .004<br>004 | | | F | 0.9 mln | .035 mln | | | G | 3.2 ± 0.3 | .126 ± .012 | | | Н | 0.51 min | .020 min | | | | 4.31 max | .170 max | | | J | 5.08 max | .200 max | | | Κ* | 15.24 (TP) | .600 (TP) | | | L | 13.2 | .520 | ┖ <u>╶╶</u> | | М | 0.25 + 0.10<br>- 0.05 | .010 <sup>+ .004</sup><br>002 | | | N | 0.17 | .007 | A | | | L | 0-15° | | | C-70-600A | | V IV | ← | # 44-Pin Plastic QFP (P44GB-80-3B4-2) | Item | Millimeters | Inches | A | | |------|----------------------------------|--------------------|-------------------|-----------------------------| | A | 13.6 ± 0.4 | .535 + .017<br>016 | <del> B</del> | | | В | 10.0 ± 0.2 | .394 + .008<br>009 | | | | С | 10.0 ± 0.2 | .394 + .008<br>009 | 33 23 | | | D | 13.6 ± 0.4 | .535 + .017<br>016 | | | | F | 1.0 | .039 | | | | G | 1.0 | .039 | | | | н | 0.35 <sup>+ 0.10</sup><br>- 0.10 | .014 + .008<br>005 | 11 | | | ı | 0.15 | .006 | | | | J | 0.8 (TP) | .031 (TP) | F _ | | | к | 1.8 ± 0.2 | .071 + .008<br>009 | → G H | | | L | 0.8 ± 0.2 | .031 + .008 | ⊕ <b>®</b> 1 | | | М | 0.15 + 0.10<br>- 0.05 | .006 + .004<br>003 | W · · · · | Enlarged detail of lead end | | N | 0.12 | .005 | , <b>K</b> , | * * | | Р | 5° ± 5° | .000 + 5° | | s T \ | | Q | 0.1 ± 0.1 | .004 ± .004 | M — Connomination | <u> </u> | | S | 3.0 max | .118 max | 1 | ↑ ^ <sub>P</sub> | | Т | 2.7 | .106 | | Q | # 42-Pin Ceramic Shrink DIP for Engineering Samples | A B C D F G H I J K * term Ktc when for | 39.12 max 1.78 max 1.778 0.46 ± 0.05 0.8 mln 3.5 ± 0.3 0.91 mln 3.2 5.08 max 15.24 (TP) 14.93 0.25 ± 0.05 0.18 to center of leads | 1.540 max<br>.070 max<br>.070 .018 ± .002<br>.031 min<br>.138 ± .012<br>.036 min<br>.126<br>.200 max<br>.600 (TP)<br>.588<br>.010 + .002<br>.007 | 42 | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | C D F G H I J K* L M N | 1.778 0.46 ± 0.05 0.8 mln 3.5 ± 0.3 0.91 mln 3.2 5.08 max 15.24 (TP) 14.93 0.25 ± 0.05 0.18 | .070 .018 ± .002 .031 min .138 ± .012 .036 min .126 .200 max .600 (TP) .588 .010 + .002 .007 | 42 | | D F G H I J K* L M N | 0.46 ± 0.05<br>0.8 mln<br>3.5 ± 0.3<br>0.91 mln<br>3.2<br>5.08 max<br>15.24 (TP)<br>14.93<br>0.25 ± 0.05<br>0.18 | .018 ± .002<br>.031 mln<br>.138 ± .012<br>.036 mln<br>.128<br>.200 max<br>.600 (TP)<br>.588<br>.010 + .002<br>.003 | 42 | | F G H I J K* L M N | 0.8 min<br>3.5 ± 0.3<br>0.91 min<br>3.2<br>5.08 max<br>15.24 (TP)<br>14.93<br>0.25 ± 0.05<br>0.18 | .031 min<br>.138 ± .012<br>.036 min<br>.126<br>.200 max<br>.600 (TP)<br>.588<br>.010 + .002<br>003 | 42 | | G H I J K* L M N | 3.5 ± 0.3<br>0.91 mln<br>3.2<br>5.08 max<br>15.24 (TP)<br>14.93<br>0.25 ± 0.05<br>0.18 | .138 ± .012<br>.036 mln<br>.128<br>.200 max<br>.600 (TP)<br>.588<br>.010 + .002<br>.007 | | | H I J K* L M N | 0.91 mln 3.2 5.08 max 15.24 (TP) 14.93 0.25 ± 0.05 0.18 co center of leads | .036 min<br>.128<br>.200 max<br>.600 (TP)<br>.588<br>.010 +.002<br>003 | | | I J K* L M N * Item Ktc | 3.2<br>5.08 max<br>15.24 (TP)<br>14.93<br>0.25 ± 0.05<br>0.18 | .126<br>.200 max<br>.600 (TP)<br>.588<br>.010 + .002<br>003 | | | J K* L M N * Item K to | 5.08 max<br>15.24 (TP)<br>14.93<br>0.25 ± 0.05<br>0.18 | .200 max<br>.600 (TP)<br>.588<br>.010 + .002<br>003 | | | K° L M N | 15.24 (TP)<br>14.93<br>0.25 ± 0.05<br>0.18 | .600 (TP)<br>.588<br>.010 + .002<br>003 | | | M<br>N | 14.93<br>0.25 ± 0.05<br>0.18 | .588<br>.010 + .002<br>003<br>.007 | | | M<br>N | 0.25 ± 0.05<br>0.18 | .010 + .002<br>003 | | | N * Item K to | 0.18<br>to center of leads | .007 | | | * Item K to | o center of leads | | 1 21 | | * Item K to<br>when for | o center of leads<br>rmed parallel. | | 1 21 | | <u> </u> | K L | <b>—</b> | ^ ^ н <u> </u> | | M 2D-70-600B | | G → G → G → G → G → G → G → G → G → G → | | # 44-Pin Ceramic QFP for Engineering Samples