### TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# **T6J05**

### ROW DRIVER FOR A DOT MATRIX LCD

The T6J05 is a 128-channel-output row driver for an STN dot matrix LCD. The T6J05 features an 80-V LCD drive voltage. The T6J05 is able to drive LCD panels with a duty ratio of up to 1/480. It is recommended for use with the T6C71.

### **Features**

Display duty application : to 1/480LCD drive signal : 128

• Data transfer : 128-bit bidirectional

(1)  $O1 \rightarrow O128$ (2)  $O128 \rightarrow O1$ 

• LCD drive voltage :  $V_{CC} = 18.5 \text{ to } 42.5 \text{ V}, V_{M} =$ 

 $2.5 \text{ V}, \text{ V}_{\text{EE}} = -13.5 \text{ to } -37.5 \text{ V}$ 

Power supply voltage : 2.7 to 5.5 V
 Operating temperature : -20 to 75°C

• LCD drive output resistance :  $0.6 \text{ k}\Omega$  (typ.) (VCC = VH =

 $32.5 \text{ V}, \text{ V}_{\text{EE}} = \text{V}_{\text{L}} = -27.5 \text{ V})$ 

• Display-off function : When/DSPOF is L, all LCD drive outputs (O1 to O128) remain at the VM level.

 $\bullet \quad LCD \ drive \ output \ timing \qquad : Change \ on \ falling \ edge \ of \ LP$ 

Blanking function : Provision of a blanking interval prevents excessively high voltages being applied

to the electrodes of the liquid crystal panel.

/BLNK = L: Blanking. All LCD drive outputs (O1 to O128) are set to the V<sub>M</sub> level.

/BLNK = H: (O1 to O128) are operational.

| U | nit | t: | m | ım |
|---|-----|----|---|----|
|   |     |    |   |    |

| T6J05      | Lead Pitch |      |  |  |
|------------|------------|------|--|--|
| 10003      | IN         | OUT  |  |  |
| (UAM, 3NS) | 0.8        | 0.20 |  |  |
| (UBM, 3NS) | 0.8        | 0.24 |  |  |
| (UDN, 3NS) | 0.8        | 0.18 |  |  |

Please contact Toshiba or an authorized Toshiba dealer for information on package dimensions.

TCP (Tape Carrier Package)

### **Block Diagram**



## **Pin Assignment**



Note: The above diagram shows the pin configuration of the LSI chip, not that of the tape carrier package. It short-circuits  $V_LL$  and  $V_{EE}L/V_{H}L$  and  $V_{CC}L$  on the chip.

2



### **Pin Functions**

| Pin Name                                      | 1/0    | Functions                                                                                                                                                                                       | Level                |
|-----------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| O1 to O128                                    | Output | Output for LCD drive signal                                                                                                                                                                     | $V_H / V_M / V_L$    |
| DIO1, DIO2                                    | 1/0    | Input / output for shift data DIR = L: DIO1 is input, DIO2 is output DIR = H: DIO1 is output, DIO2 is input                                                                                     |                      |
| LP                                            | Input  | (Shift Clock Pulse) Input for shift clock pulse                                                                                                                                                 |                      |
| FR                                            | Input  | (Frame) Input for frame signal                                                                                                                                                                  |                      |
| DIR                                           | Input  | (Direction) Input for data flow direction select                                                                                                                                                |                      |
| / DSPOF                                       | Input  | (Display Off)  / DSPOF = L: Display-off mode, (O1 to O128) remain at the V <sub>M</sub> level.  Latch outputs cleared after release  / DSPOF = H: Display-on mode, (O1 to O128) are operational | $V_{DD}$ to $V_{SS}$ |
| / BLNK                                        | Input  | (Blanking Function) Blanking-off mode. (O1 to O128) remain at V <sub>M</sub> level. Latch outputs not cleared Blanking-on mode. (O1 to O128) are operational                                    |                      |
| TEST                                          | Input  | (Test)<br>Fix to L                                                                                                                                                                              |                      |
| V <sub>DD</sub>                               | _      | Power supply for internal logic (5 V)                                                                                                                                                           |                      |
| V <sub>SS</sub>                               | _      | Power supply for internal logic (0 V)                                                                                                                                                           |                      |
| V <sub>H</sub> L / R<br>V <sub>CC</sub> L / R | _      | Power supply for LCD drive circuit                                                                                                                                                              | ] _                  |
| V <sub>M</sub> L / R                          | _      | Power supply for LCD drive circuit                                                                                                                                                              |                      |
| V <sub>L</sub> L / R<br>V <sub>EE</sub> L / R | _      | Power supply for LCD drive circuit                                                                                                                                                              |                      |

## Relation Between FR, Data Input and Output Level Format

| FR | Data Input | / Dspof Or / Blnk | Output Level   |
|----|------------|-------------------|----------------|
| L  | L          | Н                 | $V_{M}$        |
| L  | Н          | Н                 | V <sub>H</sub> |
| Н  | L          | Н                 | $V_{M}$        |
| Н  | Н          | Н                 | V <sub>L</sub> |
| *  | *          | L                 | V <sub>M</sub> |

<sup>\*:</sup> Don't Care

## **Data Input Format**

|      | ī         | Data Input Terminals |      |  |  |
|------|-----------|----------------------|------|--|--|
| Dual | Data Flow | DIO1                 | DIO2 |  |  |
| L    | O1 → O128 | IN                   | OUT  |  |  |
| Н    | O128 → O1 | OUT                  | IN   |  |  |





T6J05-5



## Timing Diagram 2 (Blanking function)



5 2001-11-29

### **Absolute Maximum Ratings**

(Ensure that the following conditions are maintained,  $V_{CC} \ge V_H \ge V_{DD} \ge V_M \ge V_{SS} \ge V_L \ge V_{EE}$ ) (Note 1)

| Item                  | Symbol                            | Pin Name                                     | Rating                        | Unit |  |
|-----------------------|-----------------------------------|----------------------------------------------|-------------------------------|------|--|
| Supply Voltage 1      | $V_{DD}$                          | V <sub>DD</sub>                              | -0.3 to 7.0                   | V    |  |
| Supply Voltage 2      | V <sub>CC</sub> - V <sub>EE</sub> | V <sub>CC</sub> L / R, V <sub>EE</sub> L / R | -0.3 to 85                    | V    |  |
| Supply Vollage 2      | V <sub>H</sub> - V <sub>EE</sub>  | V <sub>H</sub> L / R, V <sub>EE</sub> L / R  | -0.3 to 85                    | V    |  |
| Supply Voltage 3      | V <sub>M</sub> - V <sub>EE</sub>  | V <sub>M</sub> L / R, V <sub>EE</sub> L / R  | -0.3 to 85                    | V    |  |
| Supply Voltage 4      | V <sub>L</sub> - V <sub>EE</sub>  | V <sub>L</sub> L / R, V <sub>EE</sub> L / R  | -0.3 to 85                    | V    |  |
| Input Voltage         | V <sub>IN</sub>                   | (Note 2)                                     | -0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| Operating Temperature | T <sub>opr</sub>                  | _                                            | −20 to 75                     | °C   |  |
| Storage Temperature   | T <sub>stg</sub>                  | _                                            | -40 to 125                    | °C   |  |

Note 1: Input voltage:  $V_{SS} \rightarrow V_{DD} \rightarrow V_{EE} / V_L \rightarrow V_{CC} / V_H \rightarrow V_M$ 

Note 2: LP, FR, DIR, DUAL, DIO1, DIO2, DMIN, / DSPOF, / BLNK, TEST

### **Electrical Characteristics**

DC Characteristics(Unless Otherwise Noted,  $V_{SS} = 0$  V,  $V_{DD} = 2.7$  to 5.5 V, Ta = -20 to 75°C) (Ensure that the following conditions are maintained,  $V_{CC} \ge V_H \ge V_{DD} \ge V_M \ge V_{SS} \ge V_L \ge V_{EE}$ )

|                        |           | _                                                                  |                 |                                                          |          |                          |      |                        |      |                                                |  |
|------------------------|-----------|--------------------------------------------------------------------|-----------------|----------------------------------------------------------|----------|--------------------------|------|------------------------|------|------------------------------------------------|--|
| Ite                    | m         | Symbol                                                             | Test<br>Circuit | Test Condition                                           | on       | Min                      | Тур. | Max                    | Unit | Pin Name                                       |  |
| Supply Volta           | age 1     | $V_{DD}$                                                           | _               | _                                                        |          | 2.7                      | 5.0  | 5.5                    | V    | $V_{DD}$                                       |  |
| Supply Volta           | age 2     | V <sub>CC</sub> -V <sub>M</sub><br>V <sub>M</sub> -V <sub>EE</sub> | _               | _                                                        |          | 16                       | _    | 40                     | V    | V <sub>CC</sub> L / R<br>V <sub>EE</sub> L / R |  |
| Input                  | H Level   | V <sub>IH</sub>                                                    |                 |                                                          | (Note 3) | 0.6<br>V <sub>DD</sub>   | _    | V <sub>DD</sub>        | V    | (Note 2)                                       |  |
| Voltage                | L Level   | V <sub>IL</sub>                                                    |                 |                                                          | (Note 3) | 0                        | _    | 0.2<br>V <sub>DD</sub> | ľ    | (Note 2)                                       |  |
| Output<br>Voltage      | H Level   | V <sub>OH</sub>                                                    | _               | I <sub>OH</sub> = −0.5 mA                                |          | V <sub>DD</sub><br>- 0.5 | -    | V <sub>DD</sub>        | V    | DIO1<br>DIO2                                   |  |
| Voltage                | L Level   | V <sub>OL</sub>                                                    |                 | I <sub>OL</sub> = 0.5 mA                                 |          | 0 —                      | _    | 0.5                    |      | DIOZ                                           |  |
|                        | H Level   | R <sub>OH</sub>                                                    |                 | V <sub>OUT</sub> = V <sub>H</sub> - 0.5 V (Note 4) — 0.6 | 0.6      | 1.2                      |      |                        |      |                                                |  |
| Output                 | M Level - | R <sub>OM</sub>                                                    |                 | $V_{OUT} = V_M + 0.5 V$                                  | (Note 4) | _                        | 0.6  | 1.2                    | kΩ   | O1 to O128                                     |  |
| Resistance             |           | R <sub>OM</sub>                                                    |                 | $V_{OUT} = V_{M} - 0.5 V$                                | (Note 4) | _                        | 0.6  | 1.2                    |      |                                                |  |
|                        | L Level   | R <sub>OL</sub>                                                    |                 | $V_{OUT} = V_L + 0.5 V$                                  | (Note 4) | _                        | 0.6  | 1.2                    |      |                                                |  |
|                        |           | Inc One                                                            |                 | V <sub>DD</sub> = 5.5 V                                  | Function | _                        | _    | 60                     |      | \/                                             |  |
| Current<br>Consumption |           | I <sub>SS</sub> Ope                                                |                 | $V_{DD} = 2.7 V$ $V_{CC}$                                | (Note 5) | _                        | _    | 30                     |      | $V_{DD}$                                       |  |
|                        |           | La a Ono                                                           | _               | V <sub>DD</sub> = 5.5 V   - V <sub>EE</sub>              | Function | _                        | _    | 200                    | μA   | V1 / D                                         |  |
|                        |           | I <sub>CC</sub> Ope                                                |                 | V <sub>DD</sub> = 2.7 V = 80 V                           | (Note 5) | _                        | _    | 200                    |      | V <sub>CC</sub> L / R                          |  |
|                        |           | I <sub>CC</sub> Leak                                               |                 | V <sub>DD</sub> = 5.5 V                                  | Standby  | -10                      | _    | 10                     |      | V <sub>CC</sub> L / R                          |  |

6

Note 3:  $V_{DD} = 4.5$  to 5.5 V,  $V_{DD} = 2.7$  V:  $V_{IH} = 0.7$   $V_{DD}$  (min),  $V_{IL} = 0.2$   $V_{DD}$  (max)

Note 4:  $V_{DD} = 2.7 \text{ V}$ ,  $V_H = 32.5 \text{ V}$ ,  $V_M = 2.5 \text{ V}$ ,  $V_L = -27.5 \text{ V}$ 

Note 5: No load,  $f_{LP}$ = 48 kHz,  $f_{FR}$  = 2.4 kHz,  $f_{DIO}$  = 400 Hz,  $V_{IH}$  =  $V_{DD}$ ,  $V_{IL}$  =  $V_{SS}$ 

### **AC Characteristics**



## Test Conditions (1) $(V_{DD} = 4.5 \text{ to } 5.5 \text{ V})$

| Item                      |          | Symbol                          | Test Condition     | Min | Max | Unit |
|---------------------------|----------|---------------------------------|--------------------|-----|-----|------|
| LP Pulse Width H          |          | t <sub>CWH</sub>                | LP                 | 30  | _   | ns   |
| LP Pulse Width L          |          | t <sub>CWL</sub>                | LP                 | 195 | _   | ns   |
| Input Rise / Fall Time    |          | t <sub>r</sub> , t <sub>f</sub> | LP, FR, DIO1, DIO2 | _   | 50  | ns   |
| Data Set-up Time          |          | t <sub>DSU</sub>                | DIO1, DIO2         | 30  | _   | ns   |
| Data Hold Time            |          | t <sub>DHD</sub>                | DIO1, DIO2         | 30  | _   | ns   |
| Output Data Delay Time    | (Note 6) | t <sub>pd</sub>                 | DIO1, DIO2         | 40  | 150 | ns   |
| LCD Drive Data Delay Time | (Note 7) | t <sub>Hpd</sub>                | O1 to O128         | _   | 1.0 | μs   |

Note 6:  $C_L = 30 pF$ 

Note 7: No load,  $V_{SS}$  = 0 V,  $V_{M}$  = 2.5 V,  $V_{H}$  = 42.5 V,  $V_{L}$  = -37.5 V

## Test Conditions (2) $(V_{DD} = 2.7 \text{ to } 4.5 \text{ V})$

| Item                      |          | Symbol                          | Test Condition     | Min | Max | Unit |
|---------------------------|----------|---------------------------------|--------------------|-----|-----|------|
| LP Pulse Width H          |          | t <sub>CWH</sub>                | LP                 | 100 | _   | ns   |
| LP Pulse Width L          |          | t <sub>CWL</sub>                | LP                 | 400 | _   | ns   |
| Input Rise / Fall Time    |          | t <sub>r</sub> , t <sub>f</sub> | LP, FR, DIO1, DIO2 | _   | 50  | ns   |
| Data Set-up Time          |          | t <sub>DSU</sub>                | DIO1, DIO2         | 60  | _   | ns   |
| Data Hold Time            |          | t <sub>DHD</sub>                | DIO1, DIO2         | 30  | _   | ns   |
| Output Data Delay Time    | (Note 8) | t <sub>pd</sub>                 | DIO1, DIO2         | 40  | 400 | ns   |
| LCD Drive Data Delay Time | (Note 9) | t <sub>Hpd</sub>                | O1 to O128         | _   | 1.2 | μs   |

Note 8: C<sub>L</sub> = 30 pF

Note 9: No load,  $V_{SS}$  = 0 V,  $V_{M}$  = 2.5 V,  $V_{H}$  = 42.5 V,  $V_{L}$  = -37.5 V

2001-11-29

## **Handling Precautions**

- Insert the bypass capacitor (0.1  $\mu$ F) between V<sub>DD</sub> and V<sub>SS</sub> to decrease power supply noise. Position the bypass capacitor as close to the LSI as possible.
- $\bullet$   $\;$  Set/DSPDF to L at power on so as to protect power supply IC.
- Pay attention to measure and treatment of latch-up because being high-withstand pressure product.

8 2001-11-29

### **RESTRICTIONS ON PRODUCT USE**

000707EBE

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- Polyimide base film is hard and thin. Be careful not to injure yourself on the film or to scratch any other parts with
  the film. Try to design and manufacture products so that there is no chance of users touching the film after
  assembly, or if they do, that there is no chance of them injuring themselves. When cutting out the film, try to
  ensure that the film shavings do not cause accidents. After use, treat the leftover film and reel spacers as
  industrial waste.
- Light striking a semiconductor device generates electromotive force due to photoelectric effects. In some cases this can cause the device to malfunction.
  - This is especially true for devices in which the surface (back), or side of the chip is exposed. When designing circuits, make sure that devices are protected against incident light from external sources. Exposure to light both during regular operation and during inspection must be taken into account.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.