# DSP1604/06 Digital Signal Processor ### 1 Features - For 5 V operation: - 25 ns instruction cycle time (40 MIPS) - 30 ns instruction cycle time (33 MIPS) - For 3.3 V operation: - 31.25 ns instruction cycle time (32 MIPS) - Power-savings features: - Low-power 0.6 μm CMOS technology; fully static design - Active power: 9.5 mW/MIPS at 5.0 V - 3.8 mW/MIPS at 3.3 V - Low-power standby: 3.0 mW at 5.0 V - 0.4 mW at 3.3 V - 24 Kwords (maximum) internal ROM - 2 Kwords internal RAM for DSP1606, 1 Kword for DSP1604 - 16 x 16-bit multiplication and 36-bit accumulation in one instruction cycle - Two 36-bit accumulators - Instruction cache for high-speed, program-efficient, zero-overhead looping - One external vectored interrupt - Two 64 Kword address spaces with software waitstates for external accesses - Single- or dual-channel 20 Mbits/s serial I/O port; 8-bit, 16-bit, 32-bit, and 48-bit data channel - Three 8-bit I/O ports for flexible status or control pins - 256 memory-mapped I/O ports, one internally decoded for glueless device interfacing - External DRAM interface - Two interrupt timers - 80-pin MQFP, 84-pin PLCC, or 100-pin TQFP package - High- and low-frequency clock inputs - Internal power-loss detection unit - Object code upward compatible with DSP1600 Digital Signal Processor family - Supported by DSP160X-ST Support Tools - Full-speed in-circuit emulation HDS (HD-supported) Flash ROM device ## 2 Description The DSP1604/06 is a 16-bit fixed-point digital signal processor (DSP) based on the DSP1600 core. It is programmable to perform a wide variety of fixed-point signal processing functions. A member of the DSP160X family, the DSP1604/06 includes a mix of peripherals specifically intended to support processing-intensive but cost-sensitive applications. In addition to the core, the DSP1604/06 consists of the following peripheral blocks: external memory interface unit (EMI), serial I/O unit (SIO), three I/O ports (IOPs), two timer units, and a JTAG interface; as well as 2 Kwords of RAM (1 Kword for DSP1604) and 24 Kwords of ROM (maximum). The DSP1604/06 is part of a low-cost, high-performance solution for consumer product applications. The DSP1604/06 is available in the following packages: - 80-pin MQFP (See Figure 1 on page 9.) - 84-pin PLCC (See Figure 2 on page 10.) - 100-pin TQFP (See Figure 3 on page 11.) The DSP1604/06 achieves high throughput without programming restrictions or latencies due to its parallel pipelined architecture. The processor has an arithmetic unit capable of a 16 x 16 multiplication and 36-bit accumulation, or a 32-bit ALU operation in one instruction cycle. Data is accessed from memory through two independent addressing units. A fully static, low-power, 0.6 $\mu m$ CMOS design and a low-power standby mode support power-sensitive equipment applications. Two sets of pins allow the use of a high-frequency and a low-frequency clock. Under program control, the DSP1604/06 can be switched between the high-frequency and low-frequency clock inputs. When switched to the low-frequency clock, the power is reduced. The FlashDSP™1603 device is the development platform for the DSP1604/06. To support full-speed in-circuit emulation, the FlashDSP1603 device includes an internal HDS module. ## **Table of Contents** | Contents | Page | |------------------------------------|----------------------------------------| | Features | 1 | | Poscription | | | Bin Information | | | 3.1 System Interface | 15 | | 3.1.1 XTAL1IN, XTAL1OUT | 15 | | 3.1.2 XTAL2IN, XTAL2OUT | | | 3.1.3 RSTB | | | 3.1.4 INTB | | | 3.1.5 CKO | | | 3.1.6 PURSTO | | | 3.1.7 VDDPU | | | 3.2 External Memory Interface | | | 3.2.1 AB[15:0] | 15 | | 3.2.2 DB[15:0] | 15 | | 3.2.3 ERAMLO | 16 | | 3.2.4 ERAMHI/RASN | 16 | | 3.2.5 CASN | | | 3.2.6 RWN | 16 | | 3.2.7 EXM | | | 3.2.8 EROM | 16 | | 3.2.9 DSEL | | | 3.2.10 IO | 16 | | 3.3 Serial Interface (SIO) | 16 | | 3.3.1 SDI in Single-Channel Mode | 16 | | 3.3.2 SDI in Dual-Channel Mode | 16 | | 3.3.3 SCKB Multiplexed | | | 3.3.4 SCKB in Single-Channel Mode | 17 | | 3.3.5 SCKB in Dual-Channel Mode | | | 3.3.6 SLDB Multiplexed | | | 3.3.7 SLDB multiplexed | | | 3.3.8 SLDB in Dual-Channel Mode | , | | 3.3.9 SDO in Single-Channel Mode | | | 3.3.9 SDO in Single-Channel Mode | | | 3.3.11 SCKA in Single-Channel Mode | | | 3.3.11 SCKA in Single-Channel Mode | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | 3.3.12 SCKA in Dual-Channel Mode | | | 3.3.13 SLDA in Single-Channel Mode | /۱ | | 3.3.14 SLDA in Dual-Channel Mode | ۱۵ | | 3.4 I/O Port Interface (IOP) | ۱۵ | | 3.4.1 IOPA[7:0] | ۱۵ ، | | 3.4.2 IOPB[7:0] | ۱۵ | | 3.4.3 IOPC[7:0] | | | 3.5 JTAG Test Mode Interface | | | 3.5.1 TCK | | | 3.5.2 TMS | | | 3.5.3 TDI | | | 3.5.4 TDO | | | 3.6 PWR/GND | | | 3.6.1 Vss | | | 3.6.2 VDD | 18 | # **Table of Contents** (continued) | Contents | Page | |----------------------------------------------------|------| | 4 Hardware Architecture | 10 | | 4.1 DSP1604/06 Architectural Overview | 10 | | 4.1.1 DSP1600 Core | 21 | | 4.1.2 Dual-Port RAM (DPRAM) | 20 | | 4.1.3 Read-Only Memory (ROM) | 22 | | 4.1.4 External Memory Interface (EMI) | 22 | | 4.1.5 Timers | 22 | | 4.1.6 Input/Output Ports (IOP) | 22 | | 4.1.7 JTAG | 23 | | 4.1.8 Serial Input/Output Unit (SIO) | 23 | | 4.1.9 Oscillator and Clock Control | 23 | | 4.1.10 Power-Loss Detect Circuit | 23 | | 4.2 DSP1600 Core Architectural Overview | 24 | | 4.2.1 System Cache and Control Section (SYS). | 26 | | 4.2.2 Data Arithmetic Unit (DAU) | 26 | | 4.2.3 Y Space Address Arithmetic Unit (YAAU) | 26 | | 4.2.4 X Space Address Arithmetic Unit (XAAU) | 26 | | 4.3 Interrupts, Trap, and Low-Power Standby Mode | 26 | | 4.3.1 Interruptibility | 27 | | 4.3.2 Vectored Interrupts | 27 | | 4.3.3 External Interrupt Pin (INTB) | 28 | | 4.3.4 Clearing Interrupts | 28 | | 4.3.5 Low-Power Standby Mode (AWAIT) | 28 | | 4.4 Memory Maps and Wait-States | 28 | | 4.4.1 Instruction/Coefficient Memory Map Selection | 31 | | 4.4.2 Boot from External ROM | 31 | | 4.4.3 Data Memory Map Selection | 32 | | 4.5 External Memory Interface (EMI) | 32 | | 4.5.1 Memory Segment Enables | 32 | | 4.5.2 DRAM Support | 33 | | 4.5.3 Pin Multiplexing Control | 33 | | 4.6 Serial I/O Unit (SIO) | 33 | | 4.6.1 Single-Channel SIO | 33 | | 4.6.2 Dual-Channel SIO | 36 | | 4.7 I/O Ports (IOP) | 39 | | 4.8 Timers | 40 | | 5 Software Architecture | 41 | | 5.1 Instruction Set | 41 | | 5.1.1 F1 Multiply/ALU Instructions | 42 | | 5.1.2 F2 Special Function Instructions | 44 | | 5.1.3 Control Instructions | 45 | | 5.1.4 Conditional Mnemonics (Flags) | 46 | | 5.1.5 F3 ALU Instructions | 47 | | 5.1.6 Cache Instructions | | | 5.1.7 Data Move Instructions | 49 | | 5.2 Register Settings | 50 | | 5.3 Reset States | 61 | **AT&T Microelectronics** # Table of Contents (continued) | Contents | Page | |----------------------------------------------------------------------------|------| | 5.4 Instruction Set Formats | | | 5.4.1 Multiply/ALU Instructions | 62 | | 5.4.2 Special Function Instructions | | | 5.4.3 Control Instructions | | | 5.4.4 Data Move Instructions | 63 | | 5.4.5 Cache Instructions | 63 | | 5.4.6 Field Descriptions | 64 | | 6 Device Requirements and Characteristics | 68 | | 6.1 Absolute Maximum Ratings | 68 | | 6.2 Handling Precautions | 68 | | 6.3 Recommended Operating Conditions | 69 | | 6.4 Decoupling Requirements | 69 | | 6.5 Package Thermal Considerations | 69 | | 7 Electrical Requirements and Characteristics | | | 7.1 Typical Power Dissipation | 73 | | 7.2 Input and I/O Buffer Power Dissipation | 73 | | 8 Timing Requirements and Characteristics | 74 | | 8.1 Input Clock Options | 74 | | 8.2 DSP Clock Generation | 75 | | 8.3 Powerup Reset (Assuming VDDPU Is Disabled) | 76 | | 8.4 Reset Synchronization | 78 | | 8.5 Powerup and Power-Loss Detect Circuit Reset | 78 | | 8.5.1 Powerup Reset Specifications (VDDPU Connected to VDD) | 79 | | 8.5.2 Power-Loss Detect Specifications (VDDPU Connected to a Separate VDD) | 80 | | 8.5.3 PURSTO Pin Specifications | 82 | | 8.6. ITAG I/O Specifications | 83 | | 8.7 Interrupt | 84 | | 8.8 Input/Output Ports (IOP) | 85 | | 8.9 External Memory Interface | 86 | | 8.10 External DRAM Interface | 93 | | 8.11 Serial I/O Specifications | 99 | | 9 Crystal Oscillator Electrical Requirements and Characteristics | 104 | | 9.1 High-Frequency Crystal Oscillator | 104 | | 9.1.1 High-Frequency Crystal Oscillator Power Dissipation | 104 | | 9.1.2 High-Frequency Crystal Oscillator External Components | 104 | | 9.1.3 High-Frequency Crystal Oscillator Negative Resistance Curves | 105 | | 9.1.4 LC Network Design for Third Overtone Crystal Circuits | 107 | | 9.2 Low-Frequency Crystal Oscillator or Resonator | 108 | | 9.2.1 Low-Frequency Crystal Oscillator or Resonator Power Dissipation | 108 | | 9.2.2 Low-Frequency Crystal Oscillator or Resonator External Components | 108 | | 9.2.3 Low-Frequency Crystal Oscillator Negative Resistance Curves | 109 | | 9.2.4 Low-Frequency Crystal Resonator Negative Resistance Curves | 111 | | 9.3 Frequency Accuracy Considerations | 113 | | 10 Outline Diagrams | 116 | | 10.1 80-Pin MQFP Outline Diagram | 116 | | 10.2 84-Pin PLCC | 117 | | 10.3 100-Pin TQFP Thin Quad Flat Pack | 118 | | 11 Ordering Information | 119 | | 11.1 Device Coding | 119 | | 11.2 Mask-Programmable Options | 119 | | · · · · · · · · · · · · · · · · · · · | | AT&T Microelectronics # **List of Figures** | re | ıye | |----------------------------------------------------------------------------------------------------------------|-----| | Figure 1. DSP1604/06 80-Pin MQFP Pin Diagram | . 9 | | Figure 2. DSP1604/06 84-Pin PLCC Pin Diagram | 10 | | Figure 3. DSP1604/06 100-Pin TQFP Pin Diagram | | | Figure 4. DSP1604/06 Pinout by Group | 12 | | Figure 5. DSP1604/06 Block Diagram | 20 | | Figure 6. DSP1600 Core Block Diagram | | | Figure 7. Serial Input with Delayed Active Load (LDD = 1) | | | Figure 8. Serial Output with Delayed Active Load (LDD = 1) | 35 | | Figure 9. Dual-Channel SIO 8-Bit or 16-Bit Data Input | 37 | | Figure 10. Dual-Channel SIO 8-Bit or 16-Bit Data Output | | | Figure 11. Dual-Channel SIO 32-Bit Data Input (Load Offset Selected (D50 = 1)) | 38 | | Figure 12. Dual-Channel SIO 32-Bit or 48-Bit Data Output (Load Offset Selected (D50 = 1)) | | | Figure 13. Plot of Voн vs. Іон Under Typical Operating Conditions | | | Figure 14. Plot of Vol vs. lol Under Typical Operating Conditions | | | Figure 15. I/O Clock Timing Diagram | | | Figure 16. Powerup Reset and Device Reset Timing Diagram | | | Figure 17. Reset Synchronization Timing | | | Figure 18. Powerup Reset | 79 | | Figure 19. Example of Power-Loss Detect External Component Configuration | | | Figure 20. Power-Loss Detect Reset | | | Figure 21. PURSTO Functionality with VDDPU Enabled and PURSTO Tied to a 10 k $\Omega$ Pull-Up Resistor $\dots$ | | | Figure 22. JTAG Timing Diagram | | | Figure 23. Interrupt Timing Diagram | | | Figure 24. Write Outputs Followed by Read Inputs (cbit = Immediate; a1 = sbit) | | | Figure 25. Enable Transition Timing | | | Figure 26. External Memory Data Read Timing Diagram | | | Figure 27. External Memory Data Write, Read Timing Diagram | | | Figure 28. Write Cycle Followed by Read Cycle | | | Figure 29. EXM Timing Diagram | | | Figure 30. Read Cycle Timing (Relative) Diagram | | | Figure 31. Early Write Cycle Timing (Relative) Diagram | | | Figure 32. Synchronous Delay DRAM Interface Timing Diagram | | | Figure 33. CASN Before RASN Refresh Cycle Timing Diagram | | | Figure 35. Refresh Interval Timing with XTAL1 Clocking | | | Figure 36. SIO Active Output Timing Diagram | | | Figure 37. SIO Passive Output Timing Diagram | | | Figure 38. SIO Active Input Timing Diagram | | | Figure 39. SIO Passive Input Timing Diagram | | | Figure 40. Serial I/O Active Clocks Timing Diagram | | | Figure 41. Fundamental Crystal Configuration | | | Figure 42. 5 V High-Frequency Crystal Oscillator Negative Resistance Curves | | | Figure 43. 3.3 V High-Frequency Crystal Oscillator Negative Resistance Curves | | | Figure 44. Third Overtone Crystal Configuration | | | Figure 45. Fundamental Crystal/Resonator Configuration | 108 | | Figure 46. 5 V Low-Frequency Crystal Oscillator Negative Resistance Curves | | | Figure 47. 3.3 V Low-Frequency Crystal Oscillator Negative Resistance Curves | | | Figure 48. 5 V Low-Frequency Crystal Resonator Negative Resistance Curves | | | Figure 49. 3.3 V Low-Frequency Crystal Resonator Negative Resistance Curves | | | Figure 50. Components of Load Capacitance for Crystal Oscillator | | AT&T Microelectronics 5 **■** 0050026 0016420 749 **■** ## **List of Tables** | Page Page | |---------------------------------------------------------------------------------------------| | Table 1. DSP1604/06 Pinout | | Table 2. DSP1604/06 Power Supply, Ground, and Unconnected Pins | | Table 3. DSP1604/06 Block Diagram Legend | | Table 4. CKO Pin Output Functions | | Table 5. DSP1600 Core Block Diagram Legend | | Table 6. Interrupt Vectors | | Table 7. DSP1604 Instruction/Coefficient Memory Map | | Table 8. DSP1606 Instruction/Coefficient Memory Map | | Table 9. DSP1604 Data Memory Map | | Table 10. DSP1606 Data Memory Map | | Table 11. Pin Functions in Single-Channel Mode | | Table 12. Pin Functions in Dual-Channel Mode | | Table 13. IOP Operations | | Table 14. Instruction Set Operators | | Table 15. F1 Multiply/ALU Instructions | | Table 16. Replacement Table for F1 Multiply/ALU Instructions | | Table 17. F2 Special Function Instructions | | Table 18. Replacement Table for F2 Special Function Instructions | | Table 19. Control Instructions | | Table 20. Replacement Table for Control Instructions | | Table 21. DSP1604/06 Conditional Mnemonics | | Table 22. F3 ALU Instructions | | Table 23. Replacement Table for F3 ALU Instructions | | Table 24. Cache Instructions | | Table 25. Replacement Table for Cache Instructions | | Table 26. Data Move Instructions | | Table 27. Replacement Table for Data Move Instructions | | Table 28. alf (Standby and Memory Map) Register | | Table 29. auc (Arithmetic Unit Control) Register | | Table 30. cbit <a—c> (IOP Control Bit) and sbit<a—c> (IOP Status Bit) Registers</a—c></a—c> | | Table 31. drc (DRAM Control) Register | | Table 32. inc (Interrupt Control) Register | | Table 33. ins (Interrupt Status) Register | | Table 34. ioc (I/O Configuration) Register | | Table 35. JTAG ID Register (32-Bit) | | Table 36. JTAG ROMCODE Letter Values | | Table 37. mwait (External Memory Wait-States Control) Register | | Table 38. pgreg (Page Address) Register | | Table 39. psw (Processor Status Word) Register | | Table 40. sbit <a—c> (IOP Status Bit) and cbit<a—c> (IOP Control Bit) Registers</a—c></a—c> | | Table 41. sioc (Serial I/O Control) Register | | Table 42. sioce (Serial I/O Control Extended) Register | | Table 43. timerc (Timer Control) Register | | Table 44. timerc Register PRESCALE Field | | Table 45. Register States After Reset | | Table 46. Format 1: Multiply/ALU Read/Write Group | | Table 47. Format 1a: Multiply ALU Read/Write Group | | Table 48. Format 2: Multiply/ALU Read/Write Group | | Table 49. Format 2a: Multiply/ALU Read/Write Group | | Table 50. Format 3: F2 ALU Special Functions | | Table 51. Format 3a: F3 ALU Operations | | Table 51.1 Simulation 1 One Operations 1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | | 6 AT&T Microelectronics | **■ 0050026 0016421 685 ■** # List of Tables (continued) | ra<br> | ge | |------------------------------------------------------------------------------------------|----| | Table 52. Format 4: Branch Direct Group | 62 | | Table 53. Format 5: Branch Indirect Group. | | | Table 54. Format 6: Conditional Branch Qualifier | | | Table 55. Format 7: Data Move Group | | | Table 56. Format 8: Data Move (16-Bit Immediate Operand — 2 Words) | | | Table 57. Format 9: Short Immediate Group. | | | Table 58. Format 9a: Direct Addressing | | | Table 59. Format 10: Do/Redo | | | Table 60. T Field | | | Table 61. aT Field | | | Table 62. B Field | | | Table 63. CON Field | | | Table 64. D Field | | | Table 65. DR Field. | | | Table 66. F1 Field | | | Table 67. F2 Field | | | Table 68. F3 Field | | | Table 69. I Field | | | Table 70. R Field | | | Table 71. S Field | | | Table 72. SI Field | | | Table 73. SRC2 Field | | | Table 74. X Field | | | Table 75. Y Field | 67 | | Table 76. Z Field | 67 | | Table 77. Maximum Package Rating Parameters and Values | 68 | | Table 78. Recommended Voltage and Temperature | | | Table 79. Electrical Requirements | 70 | | Table 80. Electrical Characteristics | | | Table 81. Electrical Requirements for Clocks | 72 | | Table 82. Internal Power Dissipation | | | Table 83. Input Buffer Maximum Power Dissipation | | | Table 84. Schmitt Trigger Input Buffer Maximum Power Dissipation | | | Table 85. Test Conditions | | | Table 86. Timing Requirements for Input Clock | | | Table 87. Timing Requirements for Input Clock and Output Clock | | | Table 88. Timing Requirements for Powerup Reset and Device Reset | | | Table 89. Timing Characteristics for Powerup Reset and Device Reset | | | Table 90. Timing Requirements and Characteristics for Reset Synchronization Timing | | | Table 91. Timing Requirements for Powerup Reset with VDDPU Enabled | | | Table 92. Timing Characteristics for Powerup Reset with VDDPU Enabled | 79 | | Table 93. Power-Loss Detect Voltage Levels | 80 | | Table 94. Timing Requirements for Powerup Reset with VDDPU Enabled | 81 | | Table 95. Timing Characteristics for Powerup Reset with VDDPU Enabled | 81 | | Table 96. Timing Characteristics for Powerup Reset with VDDPU Enabled | | | Table 97. Timing Requirements for JTAG Input/Output | | | Table 98. Timing Characteristics for JTAG Input/Output | | | Table 99. Timing Requirements for Interrupt. | | | Table 100. Timing Requirements for IOP Input Read | | | Table 101. Timing Characteristics for IOP Output. | 85 | | Table 102. Timing Characteristics for External Memory Enables (EROM, ERAMHI, IO, ERAMLO) | 90 | | | | AT&T Microelectronics # List of Tables (continued) | | Page | |--------------------------------------------------------------------------------------|------| | Table 103. Timing Characteristics for Device Enable (DSEL) | 86 | | Table 104. Timing Characteristics for Delayed External Memory Enables (ioc = 0x000F) | 86 | | Table 105. Timing Characteristics for Delayed Device Enable (ioc = 0x0010) | 87 | | Table 106. Timing Characteristics for External Memory Access | 88 | | Table 107. Timing Requirements for External Memory Read (EROM, ERAMHI, IO, ERAMLO) | 88 | | Table 108. Timing Requirements for Device Read (DSEL) | | | Table 109. Timing Characteristics for External Memory Data Write (All Enables) | 90 | | Table 110. Timing Characteristics for Write Cycle Followed by Read Cycle | 91 | | Table 111. Timing Requirements for EXM with Respect to RSTB | 92 | | Table 112. Timing Specification for a DRAM Read Cycle | 94 | | Table 113. Timing Specification for a DRAM Write Cycle | 95 | | Table 114. Timing Specification for DRAM Control Signals | 96 | | Table 115. Timing Specification for Refresh with XTAL1 Clock | 97 | | Table 116. Timing Specification for Refresh Under XTAL2 Clock | 97 | | Table 117. Timing Specifications for Refresh Interval Under XTAL1 Clocking | 98 | | Table 118. Timing Specifications for Refresh Interval with XTAL2 Clocking | 98 | | Table 119. Timing Characteristics for Serial Active Output | | | Table 120. Timing Requirements for Serial Passive Output | 100 | | Table 121. Timing Characteristics for Serial Passive Output | | | Table 122. Timing Characteristics for Serial Active Input Clocks | | | Table 123. Timing Requirements for Serial Active Input | | | Table 124. Timing Requirements for Serial Passive Input | 102 | | Table 125. Timing Characteristics for Signal Generation | 103 | | Table 126. DSP160X Device Coding | 119 | AT&T Microelectronics ### 3 Pin Information The DSP1604/06 is available in the following packages: - 80-pin MQFP (See Figure 1.) - 84-pin PLCC (See Figure 2 on page 10.) - 100-pin TQFP (See Figure 3 on page 11.) Figure 1. DSP1604/06 80-Pin MQFP Pin Diagram 5-3995(C).a AT&T Microelectronics Figure 2. DSP1604/06 84-Pin PLCC Pin Diagram Figure 3. DSP1604/06 100-Pin TQFP Pin Diagram Figure 4 shows DSP1604/06 pins organized into their six functional groups. Tables 1 and 2 and Sections 3.1 through 3.6 describe these pins. Figure 4. DSP1604/06 Pinout by Group Note: The DSP1604/06 80-pin MQFP package has no AB15, CKO, DSEL, or IO pin. For each DSP1604/06 pin listed in Table 1: - Each entry in the Type column is one of the following: - —I (input) - —I/O (input/output) - —O (output) - -OD (open-drain output) - —TO (tristate output) - Each entry in the Active column is one of the following: - -High - -Low - -Pgm (programmable polarity) - -Neg (negative edge triggered) Table 1. DSP1604/06 Pinout | | Pin Number | | in Number | | | | |------------------------|----------------|----------------|-----------------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------| | Symbol | 80-Pin<br>MQFP | 84-Pin<br>PLCC | 100-Pin<br>TQFP | Туре | Active | Pin Description | | AB15 | _ | 22 | 14 | 0 | High | 16-bit external memory address bus, bits 15—0. | | AB[14:11] | 13—16 | 23—26 | 15—18 | | | (The 80-pin MQFP has pins only for bits 14—0.) | | AB[10:6] | 17—21 | 27—31 | 20-24 | | | | | AB[5:0] | 24—29 | 34—39 | 44 | | | | | CASN | 48 | 61 | 59 | 0 | Low | Column address select. | | СКО | | 55 | 52 | 0 | High | Processor clock.<br>(The 80-pin MQFP has no CKO pin.) | | DB[7:2] | 4—9 | 13—18 | 27 | 1/0 | High | Lower half (bits 7—0) of the 16-bit external memory | | DB[1:0] | 11—12 | 20—21 | 11—12 | | | data bus. Each of these pins has an internal pulldown resistor that is typically 68 k $\Omega$ . | | DSEL | _ | 57 | 54 | 0 | Pgm | Device select.<br>(The 80-pin MQFP has no DSEL pin.) | | ERAMHI/<br>RASN | 47 | 60 | 57 | 0 | Low | External RAM, high select, or row address select. | | ERAMLO | 45 | 58 | 55 | 0 | Low | External RAM, low select. | | EROM | 46 | 59 | 56 | 0 | Low | External ROM select. | | INTB | 36 | 46 | 42 | 1 | Neg | External interrupt, negative edge triggered. | | Ю | _ | 56 | 53 | 0 | | I/O select. (The 80-pin MQFP has no IO pin.) | | IOPA[7:1]/<br>DB[15:9] | 74—80 | 3—9 | 91—97 | 1/0 | Pgm/<br>High | I/O port A (bits 7—0), multiplexed with the upper half (bits 15—8) of the 16-bit external memory data | | IOPA0/DB8 | 1 | 10 | 98 | | | bus. | | IOPB[7:6] | 65—66 | 78—79 | 79—80 | 1/0 | Pgm | I/O port B (bits 7—0). | | IOPB[5:2] | 68—71 | 81—84 | 8386 | | | | | IOPB[1:0] | 72—73 | 1—2 | 89—90 | | | | | IOPC7/SCKB | 55 | 68 | 69 | I/O | Pgm | I/O port C (bit 7), multiplexed with serial clock channel B (dual-channel mode), or serial input clock (single-channel mode). | AT&T Microelectronics 13 🖿 0050026 0016428 T3T 📟 Table 1. DSP1604/06 Pinout (continued) | | Pin Number | | | | | | |------------|----------------|----------------|-----------------|------|--------------|-----------------------------------------------------------------------------------------------------------------------------| | Symbol | 80-Pin<br>MQFP | 84-Pin<br>PLCC | 100-Pin<br>TQFP | Туре | Active | Pin Description | | IOPC6/SLDB | 56 | 69 | 70 | 1/0 | Pgm | I/O port C (bit 6), multiplexed with serial load channel B (dual-channel mode), or serial input load (single-channel mode). | | IOPC[5:4] | 57—58 | 70—71 | 71—72 | 1/0 | Pgm | I/O port C (bits 5—4). | | IOPC3/EXM | 59 | 72 | 73 | 1/0 | Pgm/<br>High | I/O port C (bit 3), multiplexed with external memory enable. | | IOPC2 | 60 | 73 | 74 | 1/0 | Pgm | I/O port C (bit 2). | | IOPC[1:0] | 57—58 | 76—77 | 77—78 | 1/0 | Pgm | I/O port C (bits 1—0). | | PURSTO | 38 | 48 | 44 | OD | Low | Powerup reset out. | | RWN | 49 | 62 | 60 | 0 | | Read/write not. | | RSTB | 37 | 47 | 43 | ı | Low | Reset. | | SCKA | 51 | 64 | 62 | 1/0 | | Serial clock channel A (dual-channel mode), or serial output clock (single-channel mode). | | SDI | 50 | 63 | 61 | - | High | Serial data in. | | SDO | 53 | 66 | 64 | TO | High | Serial data out. | | SLDA | 52 | 65 | 63 | 1/0 | Pgm | Serial load channel A (dual-channel mode), or serial output load (single-channel mode). | | TCK | 39 | 49 | 45 | ı | | Test clock (JTAG). | | TDI | 40 | 50 | 56 | _ | High | Test data in (JTAG). This pin has an internal pull-up resistor that is typically 68 k $\Omega$ . | | TDO | 42 | 52 | 48 | TO | High | Test data in (JTAG). | | TMS | 41 | 51 | 47 | 1 | High | Test mode select (JTAG). This pin has an internal pull-up resistor that is typically 68 $k\Omega$ . | | VDDPU | 54 | 67 | 68 | | High | VDD powerup. | | XTAL1IN | 31 | 41 | 35 | - 1 | | High-frequency crystal in. | | XTAL1OUT | 32 | 42 | 36 | 0 | | High-frequency crystal out. | | XTAL2IN | 33 | 43 | 39 | ı | _ | Low-frequency crystal in. | | XTAL2OUT | 34 | 44 | 40 | 0 | | Low-frequency crystal out. | Table 2. DSP1604/06 Power Supply, Ground, and Unconnected Pins | Cymbol | | Pin Nur | Pin Description | | |--------|----------------------------------|---------------------------|--------------------------------------------------------------------|----------------------------| | Symbol | 80-Pin MQFP | 84-Pin PLCC | 100-Pin TQFP | Fill Description | | VDD | 2, 23, 35, 43,<br>and 62 | 11, 33, 45,<br>53, and 75 | 27, 41, 49, 76, and 99 | 5 V or 3.3 V power supply. | | Vss | 3, 10, 22, 30,<br>44, 61, and 67 | | 1, 8, 26, 34, 51, 75, and 81 | Ground. | | NC | | | 9, 10, 13, 19, 25, 37, 38, 50, 58, 65, 66, 67, 82, 87, 88, and 100 | No connection. | ## 3.1 System Interface ### 3.1.1 XTAL1IN, XTAL1OUT High-Frequency Crystal Oscillator. Input/Output. The 1x crystal oscillator for high-frequency clocks. XTAL1IN is the input node for the oscillator amplifier. XTAL1OUT is the output node for the oscillator amplifier. If the high-frequency clock is selected (see the ioc register, Table 34, on page 54), this clock determines the instruction cycle time of the DSP1604/06. For more information, see Section 9.1, High-Frequency Crystal Oscillator, on page 104. ### 3.1.2 XTAL2IN, XTAL2OUT Low-Frequency Crystal Oscillator. Input/Output. The 1x crystal oscillator generates low-frequency clock, which typically generates the internal clock when the DSP is in low-power standby mode. XTAL2IN is the input node for the oscillator amplifier. XTAL2OUT is the output node for the oscillator amplifier. If the low-frequency clock is selected (see the ioc register, Table 34, on page 54), this clock provides DRAM refresh, determines the DSP1604/06 instruction cycle time, and drives Timer 1. For more information, see Section 9.2, Low-Frequency Crystal Oscillator or Resonator, on page 108. ### 3.1.3 RSTB **Reset.** Input (Schmitt trigger). Negative Assertion. A high-to-low transition on RSTB causes the DSP1604/06 to enter the reset state. Upon deassertion, the DSP1604/06 begins execution from location 0x0000. **Note:** This input contains a Schmitt trigger providing a hysteresis between positive- and negative-going transitions. ### 3.1.4 INTB Interrupt. Input (Schmitt trigger). Negative Edge Triggered. External interrupt to the DSP1604/06. Note that this pin is edge triggered, unlike the DSP1610, which is level triggered. An interrupt is posted when a negative-going transition is detected. Also, note that there is no acknowledge pin. External hardware must guarantee that the interrupt service routine has completed before issuing another interrupt on INTB. Any activity on INTB is **not** recognized during the interrupt service routine and must be reissued after the interrupt service routine has completed. This input contains a Schmitt trigger providing a hysteresis between positive- and negative-going transitions. ### 3.1.5 CKO Clock Out. (Only on 84-pin PLCC and 100-pin TQFP packages.) Output clock or single-bit data output. CKO is selectable through the **ioc** register (see Table 34 on page 54). The following options are selectable: a free-running clock, a wait-stated clock, a logic 0, or a logic 1. If used as a single-bit output, this pin initializes to a free-running clock after reset. ### **3.1.6 PURSTO** Powerup Reset. Open-Drain Output. The power-loss detect circuit is enabled by connecting the VDDPU pin to the power supply, VDD. If the supply voltage falls below the minimum required value, the PURSTO pin is pulled low. PURSTO is an open-drain output which can optionally be connected to the reset pin RSTB, resulting in an automatic powerup reset whenever power is lost. The power-loss detect circuit is disabled by connecting the VDDPU pin to ground. ### 3.1.7 VDDPU **VDD Powerup.** Input. This pin should be connected to VDD to enable the internal power-loss detect circuit. To disable the power-loss detect circuit, this pin should be pulled low. ## 3.2 External Memory Interface ### 3.2.1 AB[15:0] **Address Bus**. Output. Address bus for read or write transactions to external memory or I/O. ### 3.2.2 DB[15:0] **Data Bus.** Bidirectional. Data bus for read or write transactions to external memory or I/O. **DB**[15:8]. When in 16-bit mode (which is controlled by the EXM pin at reset and the ENEMIRAW bit of the **ioc** register), the upper 8 bits of the data bus are multiplexed with IOPA[7:0]. See the description of the IOPA in Section 3.4. **DB[7:0].** Lower 8 bits of the data bus. Each pin has an internal pull-down resistor that is typically 68 k $\Omega$ . ### 3.2 External Memory Interface (continued) #### **3.2.3 ERAMLO** **External RAM Lo Select.** Output. Negative assertion. Asserted when the ERAMLO segment in the Y memory space is accessed. The leading edge of ERAMLO may be programmed to be delayed by one half a CKO cycle. ### 3.2.4 ERAMHI/RASN External RAM Hi Select/Row Address Select. Output. Negative assertion. The function of this pin depends on whether the DRAM controller is enabled in the ioc register. If the DRAM controller is enabled, this pin functions as RASN. Along with its assertion, the row address is driven on the AB pins. If the DRAM controller is not enabled, this pin functions as ERAMHI and is asserted when the ERAMHI segment in the Y memory (data) space is accessed. The leading edge of ERAMHI may be programmed to be delayed by one half a CKO cycle. ### 3.2.5 CASN **Column Address Select**. Output. Negative assertion. Asserted when the ERAMHI segment in the Y address space is accessed. Along with its assertion, the column address is driven on the AB pins. ### 3.2.6 RWN **Read/Write Not.** Output. When a logic 1, a read access is in progress; when a logic 0, a write access is in progress. ### 3.2.7 EXM External Memory Enable. Input. This pin is sampled on the rising edge of RSTB. If sampled high, the DSP boots from external program space and the 16-bit data bus is enabled (using IOPA as a data bus). If sampled low, the DSP boots from internal ROM and the 8-bit data bus is enabled (leaving IOPA for IOP use, which can later be overridden by setting the ENEMIRAW bit of the ioc register). Note that this pin is multiplexed with IOPC3. See the description of the IOPC in Section 3.4.3. ### 3.2.8 **EROM** **External ROM Select.** Output. Negative assertion. Asserted when the EROM segment is accessed in the X memory (instruction) space. The leading edge of EROM may be programmed to be delayed by one half a CKO cycle. #### 3.2.9 **DSEL** **Device Select.** Output. Asserted when address 0x4000 is accessed in the Y memory (data) space. The assertion level may be programmed to be positive or negative. The leading edge of DSEL may be programmed to be delayed by one half a CKO cycle. #### 3.2.10 IO I/O Select. Output. Negative assertion. Asserted when the I/O segment in the Y memory (data) space is accessed. The leading edge of IO may be programmed to be delayed by one half a CKO cycle. ## 3.3 Serial Interface (SIO) The SIO is configurable for either single-channel or dual-channel mode, selectable by the **sioc** register. The SIO pins perform different functions depending on whether the single-channel or dual-channel mode is selected. In the descriptions below, both functions are described for each pin. Refer to the **sioc** register (Table 41 on page 58) and the **sioce** register (Table 42 on page 59). ### 3.3.1 SDI in Single-Channel Mode **Serial Data Input.** Input. Serial input data latched on the falling edge of SCKB, either LSB or MSB first, according to the **sioc** register MSB field. ### 3.3.2 SDI in Dual-Channel Mode Serial Data Input. Input. Channel A serial input data is latched on the falling edge of SCKA, and channel B serial input data is latched on the falling edge of SCKB. The data is either LSB or MSB first, according to the sioc register MSB field. ## 3.3 Serial Interface (SIO) (continued) ### 3.3.3 SCKB Multiplexed This signal is multiplexed with IOPC7, selectable by the UENHSIO bit of the **ioc** register (see Table 34 on page 54). If the UENHSIO bit is cleared to zero, SCKB is internally tied to SCKA. ### 3.3.4 SCKB in Single-Channel Mode **Input Clock** (ICK). Bidirectional. Clock for serial input data. In active mode, SCKB is an output; in passive mode, SCKB is an input, according to the **sioc** register ICK field. ### 3.3.5 SCKB in Dual-Channel Mode **Serial Clock B.** Bidirectional. Channel B clock for serial input data and for serial output data. In active mode, SCKB is an output; in passive mode, SCKB is an input, according to the **sioc** register ICK field. ### 3.3.6 SLDB Multiplexed This signal is multiplexed with IOPC6, selectable by the UENHSIO bit of the **ioc** register (see Table 34 on page 54). If UENHSIO is cleared to zero, SLDB is internally tied to SLDA. ### 3.3.7 SLDB in Single-Channel Mode Input Load (ILD). Bidirectional. The strobe for loading the input buffer sdx<0—1>\_i from the input shift register. The assertion of SLDB indicates the beginning of a serial input word. In active mode, SLDB is an output. In passive mode, SLDB is an input and should only be asserted once per serial input word. Passive or active mode is set through the sioc register ILD field. The assertion level of SLDB is selectable through the sioce register ILDH field, and the duty cycle for the active SLDB is selectable through the sioce register ILDP field. ### 3.3.8 SLDB in Dual-Channel Mode Serial Load B. Bidirectional. The strobe for channel B for loading the input buffer sdx<0—1>\_i from the input shift register and for loading the output shift register from the output buffer sdx<0—2>\_o. The assertion of SLDB indicates the beginning of a channel B serial input word and the beginning of a channel B serial out- put word. In active mode, SLDB is an output. In passive mode, SLDB is an input and should only be asserted once per serial input word. Passive or active mode is set through the **sioc** register ILD field. The assertion level of SLDB is selectable through the **sioce** register ILDH field, and the duty cycle for the active SLDB is selectable through the **sioce** register ILDP field. ### 3.3.9 SDO in Single-Channel Mode Serial Data Output. Output. Serial output data is clocked out on the rising edge of SCKA and may be configured to be least significant bit (LSB) first or most significant bit (MSB) first through the MSB bit of the sioc register. ### 3.3.10 SDO in Dual-Channel Mode Serial Data Output. Output. Serial output data for channel A is clocked out on the rising edge of SCKA, and serial output data for channel B is clocked out on the rising edge of SCKB. Data may be configured to be least significant bit (LSB) first or most significant bit (MSB) first through the MSB bit of the sioc register. ### 3.3.11 SCKA in Single-Channel Mode Output Clock (OCK). Bidirectional. Clock for serial output data. In active mode, SCKA is an output; in passive mode, SCKA is an input, according to the **sioc** register OCK field. ### 3.3.12 SCKA in Dual-Channel Mode Serial Clock A. Bidirectional. Channel A clock for serial input data and serial output data. In active mode, SCKA is an output; in passive mode, SCKA is an input, according to the **sioc** register OCK field. ### 3.3.13 SLDA in Single-Channel Mode Output Load (OLD). Bidirectional. The strobe for loading the output shift register from the output buffer sdx<0—2>\_o. The assertion of SLDA indicates the beginning of a serial output word. In active mode, SLDA is an output. In passive mode, SLDA is an input and should only be asserted once per serial output word. Passive or active mode is set through the sioc register OLD field. The assertion level of SLDA is selectable through the sioce register OLDH field, and the duty cycle for the active SLDA is selectable through the sioce register OLDP field. AT&T Microelectronics 17 **=** 0050026 0016432 460 **==** ## 3.3 Serial Interface (SIO) (continued) ### 3.3.14 SLDA in Dual-Channel Mode Serial Load A. Bidirectional. The strobe for channel A for loading the input buffer sdx<0—1>\_i from the input shift register and for loading the output shift register from the output buffer sdx<0—2>\_o. The assertion of SLDA indicates the beginning of a channel A serial input word and the beginning of a channel A serial output word. In active mode, SLDA is an output. In passive mode, SLDA is an input and should only be asserted once per serial input word. Passive or active mode is set through the sioc register OLD field. The assertion level of SLDA is selectable through the sioce register OLDH field, and the duty cycle for the active SLDA is selectable through the sioce register OLDP field. ## 3.4 I/O Port Interface (IOP) ### 3.4.1 IOPA[7:0] VO Port A. Bidirectional. These pins may be individually configured to be inputs or outputs. As outputs, each bit may be set, cleared, or toggled under program control. As inputs, they may be read. Note that IOPA pins are multiplexed with the upper 8 bits of the data bus as follows: - IOPA0/DB8 - IOPA1/DB9 - IOPA2/DB10 - IOPA3/DB11 - IOPA4/DB12 - IOPA5/DB13 - IOPA6/DB14 - IOPA7/DB15 ### 3.4.2 IOPB[7:0] **IVO Port B.** Bidirectional. These pins may be individually configured to be inputs or outputs. As outputs, each bit may be set, cleared, or toggled under program control. As inputs, they may be read. ### 3.4.3 IOPC[7:0] I/O Port C. Bidirectional. These pins may be individually configured to be inputs or outputs. As outputs, each bit may be set, cleared, or toggled under program control. As inputs, they may be read. Note that IOPC pins are multiplexed with other pins as follows: - IOPC3/EXM - IOPC6/SLDB - IOPC7/SCKB ### 3.5 JTAG Test Mode Interface ### 3.5.1 TCK **Test Clock**. Input. JTAG serial shift clock that clocks data into TDI and out of TDO and controls the JTAG port by latching TMS into the state machine controller. ### 3.5.2 TMS Test Mode Select. Input. JTAG mode control signal that controls the state of the JTAG controller. TMS is sampled on the rising edge of TCK. This pin has an internal pull-up resistor that is typically 68 k $\Omega$ . ### 3.5.3 TDI Test Data Input. Input. JTAG serial input of all serial-scanned data and instructions that is sampled on the rising edge of TCK. This pin has an internal pull-up resistor that is typically $68~\text{k}\Omega$ . ### 3.5.4 TDO **Test Data Output.** Tristate Output. JTAG serial output of all serial-scanned data and status bits. TDO changes on the falling edge of TCK. ### 3.6 PWR/GND 3.6.1 Vss Ground. There are seven ground pins. 3.6.2 VDD 5.0 V or 3.3 V Supply. There are five power pins. ### 4 Hardware Architecture The DSP1604/06 device is a 16-bit fixed-point digital signal processor (DSP) that is generically upward object code compatible with the DSP1610, except for specific I/O configurations and peripherals. The DSP1604/06 consists of a DSP1600 core together with internal memory and peripherals. To minimize pin count, the DSP1604/06 multiplexes the following package pins: - IOPA0 is multiplexed with DB8. - IOPA1 is multiplexed with DB9. - IOPA2 is multiplexed with DB10. - IOPA3 is multiplexed with DB11. - IOPA4 is multiplexed with DB12. - IOPA5 is multiplexed with DB13. - IOPA6 is multiplexed with DB14. - IOPA7 is multiplexed with DB15. - IOPC3 is multiplexed with EXM. - IOPC6 is multiplexed with SLDB. - IOPC7 is multiplexed with SCKB. ### 4.1 DSP1604/06 Architectural Overview Figure 5 on page 20 shows a block diagram of the DSP1604/06, which consists of the modules described in Sections 4.1.1 through 4.1.10. Table 3, on page 21, shows a legend for the DSP1604/06 block diagram. Certain modules contain internal registers that are illustrated (not to scale) in Figure 5. The DSP has a pair of internal buses (address bus and data bus) for program/coefficient memory (X memory space) and a second independent pair of internal buses for data memory (Y memory space). AT&T Microelectronics 💻 0050026 00%6434 233 🛤 ### 4.1 DSP1604/06 Architectural Overview (continued) 5-3792(C).b Note: The registers whose names are shown in lower-case letters are accessible by the DSP software (some are also accessible externally through the pins). The registers whose names are shown in upper-case letters are accessible only through the DSP pins. Figure 5. DSP1604/06 Block Diagram **AT&T Microelectronics** 20 0050026 0016435 17T **201**, For DSP1604. For DSP1606. These pins are multiplexed with other pins. These registers are accessible through pins only. Pin AB15 is available only on the 84-pin PLCC and 100-pin TQFP packages. (Pins AB[14:0] are available on all three packages, including the 80-pin MQFP.) <sup>††</sup> These pins are available only on the 84-pin PLCC and 100-pin TQFP packages. ## 4.1 DSP1604/06 Architectural Overview (continued) Table 3. DSP1604/06 Block Diagram Legend | Symbol | Name | |------------------|----------------------------------------------------| | BYPASS | JTAG bypass register | | cbit <a—c></a—c> | Control registers for IOP <a—c></a—c> | | drc | DRAM control register | | ID | JTAG device identification register | | IDB | Internal data bus | | ioc | I/O configuration register | | IOP <a—c></a—c> | I/O ports | | jtag | 16-bit serial/parallel register | | osc | Internal high- and low-frequency clock oscillators | | pgreg | Page register for row address select | | DPRAM | Internal dual-port RAM | | ROM | Internal ROM | | sbit <a-c></a-c> | Status registers for IOP <a—c></a—c> | | sdx<0—1>_i | Serial data transmit input registers | | sdx<02>_0 | Serial data transmit output registers | | SIO | Serial I/O unit | | sioc | Serial I/O control register | | sioce | Serial I/O extended control register | | TIMER<0,1> | Programmable timer units | | timer<0,1> | Timer running count registers | | timerc | Timer control register | | XAB | X space (program space) address bus | | XDB | X space data bus | | YAB | Y space (data space) address bus | | YDB | Y space data bus | ### 4.1.1 DSP1600 Core The DSP1600 core is the heart of the DSP1604/06 device. The core consists of a data arithmetic unit (DAU), two address arithmetic units (XAAU and YAAU), an instruction cache, and a control section. The core provides support for external memory wait-states and internal dual-port RAM, and features vectored interrupts and a trap mechanism. (For more information, see Section 4.2, DSP1600 Core Architectural Overview, on page 24.) # **4.1 DSP1604/06 Architectural Overview** (continued) ### 4.1.2 Dual-Port RAM (DPRAM) This module contains one bank of zero wait-state memory in the DSP1604 and two banks of zero waitstated memory in the DSP1606. It consists of 1K 16-bit words (in the DSP1604) or 2K 16-bit words (in the DSP1606) and has separate address and data ports to the instruction/coefficient and data memory spaces. A program can reference memory from either space at any time, transparently and without restriction. The DSP1600 core automatically performs the required multiplexing. In the event that references to both ports of a single bank of DPRAM are made simultaneously. the DSP1600 core automatically inserts a wait-state and performs the data port access first, followed by the instruction/coefficient port access. Because the DSP1604 has only one 1 Kword bank, all simultaneous accesses from X and Y space result in an added waitstate. A program can be downloaded from slow external memory into DPRAM and then be executed without wait-states. DPRAM is also useful for improving convolution performance in cases where the coefficients are adaptive. Because DPRAM can be downloaded through the JTAG port, full-speed remote in-circuit emulation is possible. DPRAM can also be used for downloading self-test code through the JTAG port. ### 4.1.3 Read-Only Memory (ROM) The DSP1604 contains 16K of 16-bit words of zero wait-stated mask-programmable ROM for program and fixed coefficients. The DSP1606 contains 24K of 16-bit words of zero wait-stated mask-programmable ROM for program and fixed coefficients. A mask-programmable secure option is available, which prohibits reading out the ROM contents externally. This is accomplished by prohibiting the selection of memory map 3. ### 4.1.4 External Memory Interface (EMI) The EMI connects the DSP1604/06 to external memory and I/O devices. It supports read operations from instruction/coefficient memory (X memory space) and read/write operations from/to data memory (Y memory space). The DSP1600 core automatically controls the EMI. Instructions can transparently reference external memory from either set of internal buses (i.e., instruction/coefficient and data) simultaneously. Through the EMI, both SRAMs and DRAMs can be interfaced to the DSP. Because the two internal buses are multiplexed to a single external bus, a reference to external data is not allowed in the same cycle that a reference is made to external instruction/coefficient. For more information on the EMI, see Section 4.5. Also see Section 4.4, Memory Maps and Wait-States. ### 4.1.5 Timers Two timers are provided in the DSP1604/06. They are used to provide an interrupt at the expiration of a programmed interval. The interrupt may be a single interrupt or a repetitive interrupt. TIMER0 has a clock prescaler and supports over nine orders of magnitude of interval selection. TIMER1 counts at the frequency of the low-frequency crystal, XTAL2, divided by four, and does not have a prescaler. The timers may be stopped and restarted at any time. For more information, see Section 4.8. ### 4.1.6 Input/Output Ports (IOP) Three 8-bit IOP units (IOPA, IOPB, IOPC) provide convenient and efficient monitoring and control of 24 individually configurable pins. When configured as outputs, the pins can be individually set, cleared, toggled, or left unchanged. When configured as inputs, the entire port can be read (those configured as inputs as well as those configured as outputs). Note that some of the pins of the IOPA and IOPC are multiplexed with other functions. See Section 4.7, I/O Ports (IOP). # **4.1 DSP1604/06 Architectural Overview** (continued) ### 4.1.7 JTAG The JTAG section contains logic that implements the JTAG/IEEE\* P1149.1 standard four-signal test port. No boundary-scan register is included. The JTAG port provides a mechanism for the DSP1600 core to communicate with remote test equipment or a remote hardware development system (DSP1600 HDS or FlashDSP1600 HDS). The JTAG port also supports program, memory, and register upload/download, and execution start/stop. A 4-bit instruction register, a bypass register, and a device identification register have been implemented (see Table 35 on page 55). The instructions for accessing the ID and BYPASS registers are 0xE (1110) and 0xF (1111), respectively. There is no separate TRST input pin. ### 4.1.8 Serial Input/Output Unit (SIO) The SIO provides a serial interface to codecs and signal processors with few, if any, external devices. For example, the SIO port interfaces gluelessly to many industry-standard codecs, such as the AT&T T7513B and T7503. The high-speed, double-buffered port supports back-to-back transmissions. Both passive mode, i.e., clock and load signals driven from an external source, and active mode, i.e., clock and load signals driven by the DSP, are supported. Output data transfers of 8, 16, 32, or 48 bits, and input data transfers of 8, 16, or 32 bits may be defined. The SIO can be configured to operate in a dual-channel mode, in which data from two external serial devices are time-division multiplexed by sharing data in (SDI) and data out (SDO) pins. For more detail on the SIO, see Section 3.3, Serial Interface (SIO). ### 4.1.9 Oscillator and Clock Control The DSP includes two internal oscillators that provide a high-frequency clock (XTAL1) and a low-frequency clock (XTAL2). The **ioc** register bit 12 (see Table 34 on page 54) determines which clock is selected to run the core and peripherals. The DSP instruction cycle time is determined by the period of the selected clock. The power dissipation is reduced when XTAL2 is selected, and is further reduced if the XTAL1 oscillator is then disabled by setting bit 13 of the **ioc** register. The DSP1604/06 84-pin PLCC and 100-pin TQFP packages each provide an output clock pin, CKO. As shown in Table 4, **ioc** register bits 10 and 11 select one of four CKO pin output functions. **Table 4. CKO Pin Output Functions** | ioc Register | | CKO Pin Output Function | | | |--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit 11 | Bit 10 | CKO FIII Output Function | | | | 0 | 0 | Free-running unstretched cycle clock. | | | | 0 | 1 | Wait-stated clock. The high-to-low transition of the wait-stated clock is synchronized with the high-to-low transition of the free-running unstretched cycle clock. | | | | 1 | 0 | Single-bit output held high. | | | | 1 | 1 | Single-bit output held low. For maximum power savings, set bits 10 and 11 to 1 (by the setting the <b>ioc</b> register to 0x3C00) before setting the low-power standby mode. (For more information, see Section 4.3.5, Low-Power Standby Mode (AWAIT), on page 28.) | | | Note: Although the DSP1604/06 80-pin MQFP package does not provide a CKO pin, ioc register bits 10 and 11 must both still be set to 1 for minimum power consumption. ### 4.1.10 Power-Loss Detect Circuit The power-loss detect circuit is enabled by connecting the VDDPU pin to the power supply, VDD. If the supply voltage falls below the minimum required value, the PURSTO pin is pulled low. PURSTO is an open-drain output that can optionally be connected to the reset pin, RSTB, resulting in an automatic powerup reset whenever power is lost. The power-loss detect circuit is disabled by connecting the VDDPU pin to ground. AT&T Microelectronics <sup>\*</sup> IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. ### 4.2 DSP1600 Core Architectural Overview Figure 6 shows a block diagram of the DSP1600 core, which consists of the modules described in Sections 4.2.1 through 4.2.4. Table 5, on page 25, contains a legend for the DSP1600 core block diagram. Figure 6. DSP1600 Core Block Diagram 5-1741(C) 24 ## 4.2 DSP1600 Core Architectural Overview (continued) Table 5. DSP1600 Core Block Diagram Legend | Symbol | Name | |-------------|-------------------------------------------------------------------------| | 16 x 16 MPY | 16-bit by 16-bit multiplier | | a0—a1 | Accumulators 0 and 1 (16-bit halves specified as a0, a0l, a1, and a1l)* | | alf | Low-power standby mode and memory map control | | ALU/SHIFT | Arithmetic logic unit/shifter | | auc | Arithmetic unit control | | c0—c2 | Counters 0—2 | | cloop | Cache loop count | | CMP | Comparator | | DAU | Digital arithmetic unit | | i | Increment register | | IDB | Internal data bus | | inc | Interrupt control | | ins | Interrupt status | | j | Increment register | | k | Increment register | | MUX | Multiplexer | | mwait | External memory wait-states control | | р | Product register (16-bit halves specified as p, pl) | | PC | Program counter | | pi | Program interrupt return register | | pr | Program return register | | psw | Processor status word | | pt | X address space pointer | | r0r3 | Y address space pointers | | rb | Modulo addressing register (begin address) | | re | Modulo addressing register (end address) | | SYS | System cache and control section | | X | Multiplier input register | | XAAU | X space address arithmetic unit | | XAB | X space address bus | | XDB | X space data bus | | YAAU | Y space address arithmetic unit | | YAB | Y space address bus | | YDB | Y space data bus | | ybase | Direct addressing base register | | у | DAU register (16-bit halves specified as y, yl) | <sup>\*</sup> F3 ALU instructions with immediates require specifying the high half of the accumulators as **a0h** and **a1h**. # **4.2 DSP1600 Core Architectural Overview** (continued) ### 4.2.1 System Cache and Control Section (SYS) This section of the core contains a 15-word cache memory and controls the instruction sequencing. It handles vectored interrupts and traps and also provides decoding for registers outside of the DSP1600 core. SYS stretches the processor cycle if wait-states are required (wait-states are programmable for external memory accesses). SYS sequences downloading through JTAG of self-test programs to internal DPRAM. The cache loop iteration count can be specified at run time under program control as well as at assembly time. ### 4.2.2 Data Arithmetic Unit (DAU) The data arithmetic unit (DAU) contains a 16 x 16 parallel multiplier that generates a full 32-bit product in one instruction cycle. The product can be accumulated with one of two 36-bit accumulators. The accumulator data can be directly loaded from, or stored to, memory in two 16-bit words with optional saturation on overflow. The arithmetic logic unit (ALU) supports a full set of arithmetic and logical operations on either 16-bit or 32-bit data. A standard set of flags can be tested for conditional ALU operations, branches, and subroutine calls. This procedure allows the processor to perform as a powerful 16-bit or 32-bit microprocessor for logical and control operations. The user also has access to two additional DAU registers. The **psw** register contains status information from the DAU. The arithmetic control register, **auc**, is used to configure some of the features of the DAU. ### 4.2.3 Y Space Address Arithmetic Unit (YAAU) The YAAU supports high-speed, register-indirect, compound, and direct addressing of data (Y) memory. Four general-purpose 16-bit pointer registers, **r0** to **r3**, are available in the YAAU. These registers can be used to supply the read or write addresses for Y space data. The YAAU also decodes the 16-bit data memory address and outputs individual memory enables for the data access. The YAAU can address the 1 Kword DPRAM or three external memory segments. Up to 48 Kwords of external RAM are addressable. One individual address in an external data memory segment (the IO segment) is decoded to provide the DSEL output. Two 16-bit registers, **rb** and **re**, allow zero-overhead modulo addressing of data for efficient filter implementations. Two 16-bit signed registers, **j** and **k**, are used to hold user-defined postmodification increments. Fixed increments of +1, -1, and +2 are also available. Four compound addressing modes are provided to make read/write operations more efficient. The YAAU allows direct (or indexed) addressing of data memory. In direct addressing, the 16-bit base register (ybase) supplies the 11 most significant bits of the address. The direct data instruction supplies the remaining 5 bits to form a Y space memory address and also specifies one of 16 registers for source or destination. ### 4.2.4 X Space Address Arithmetic Unit (XAAU) The XAAU supports high-speed, register-indirect instruction/coefficient memory addressing with post-modification of the register. The **pt** register is used for addressing coefficients. The signed register I holds a user-defined postincrement. A fixed postincrement of +1 is also available. Register PC is the program counter. Registers **pr** and **pi** hold the return address for subroutine calls and interrupts, respectively. All of the XAAU registers and the adder for increments are 16 bits wide. The XAAU decodes the 16-bit instruction/coefficient address and produces signals for the appropriate X memory segment. The addressable X segments are internal ROM, internal DPRAM, external ROM. The locations of these memory segments depend upon the memory map selected. A security mode can be selected by mask option. This prevents unauthorized access to the contents of internal ROM. # 4.3 Interrupts, Trap, and Low-Power Standby Mode The DSP1604/06 supports vectored interrupts and a trap. The device has eight internal hardware sources of program interrupt and one external interrupt pin. As shown in Table 6 on page 27, each source of an interrupt and trap has been assigned a unique vector address. Vectored interrupts are enabled in the **inc** register (see Table 32 on page 53) and monitored in the **ins** register (see Table 33 on page 53). AT&T Microelectronics 26 **■** 0050025 0016441 473 **■**× ## 4.3 Interrupts, Trap, and Low-Power Standby Mode (continued) **Table 6. Interrupt Vectors** | Source | Vector | Priority | Issued By | |----------------|--------|--------------|-------------------------------------| | No interrupt | 0x0 | _ | | | Reserved | 0x2 | 1 (lowest) | <del></del> . | | Reserved | 0x1 | 2 | <del>_</del> · | | JINT | 0x42 | 3 | JTAG interrupt | | TIMEO | 0x4 | 4 | TIMER0 expired | | Reserved | 0x8 | 5 | _ | | INTB | 0xc | 6 | INTB pin | | Reserved | 0x10 | 7 | _ | | IBFB | 0x14 | 8 | SIO channel B input buffer full | | OBEB | 0x18 | 9 | SIO channel B output buffer empty | | EMUXBOTH | 0x1c | 10 | external access collision | | Reserved | 0x20 | 11 | _ | | Reserved | 0x24 | 12 | _ | | Reserved | 0x28 | 13 | | | IBF | 0x2c | 14 | SIO (channel A) input buffer full | | OBE | 0x30 | 15 | SIO (channel A) output buffer empty | | TIME1 | 0x34 | 16 | TIMER1 expired | | Reserved | 0x38 | 17 | _ | | TRAP from JTAG | 0x3 | 18 | JTAG | | Reserved | 0x46 | 19 (highest) | _ | ### 4.3.1 Interruptibility Vectored interrupts are serviced only after an interruptible instruction or the completion of a prior interrupt service routine. If more than one vectored interrupt is asserted at the same time, the interrupts are serviced sequentially according to their assigned priorities. Interrupt service routines, branch and conditional branch instructions, cache loops, and instructions which only decrement one of the RAM pointers, r0 to r3, (e.g., \*r3--) are not interruptible. A trap is similar to an interrupt, but it gains control of the processor by branching to the trap service routine even when the current instruction is noninterruptible. It may not be possible to return to normal instruction execution from the trap service routine because the machine state cannot always be saved. In particular, program execution cannot be continued from a trapped cache loop or interrupt service routine. While in a trap service routine, another trap is ignored. When set to 1, the status bits in the **ins** register indicate that an interrupt has occurred. The processor must reach an interruptible state (completion on an interruptible instruction or a prior interrupt service routine) before an enabled vectored interrupt can be acted on. An interrupt cannot be serviced if it is not enabled. Polled interrupt service can be implemented by disabling the interrupt in the **inc** register and polling the **ins** register for the expected event. ### 4.3.2 Vectored Interrupts A logic 1 written to any bit of the **inc** enables (or unmasks) the associated interrupt. If the bit is cleared to a logic 0, the interrupt is disabled (or masked). The occurrence of an interrupt that is not masked causes the program execution to transfer to the memory location pointed to by that interrupt's vector address, assuming no other interrupt is being serviced. # 4.3 Interrupts, Trap, and Low-Power Standby Mode (continued) ### 4.3.2 Vectored Interrupts (continued) The occurrence on an interrupt that is masked causes no automatic processor action, but it does set the corresponding status bit in the **ins** register. If an interrupt occurs while it is masked, it is latched. Subsequently, unmasking the interrupt causes it to be serviced as soon as the processor reaches an interruptible state. The status of the interrupt sources is readable in the **ins** register even if the interrupt is masked in the **inc** register. ### 4.3.3 External Interrupt Pin (INTB) INTB is a negative edge-triggered interrupt pin. External hardware must guarantee that the interrupt service routine has completed before issuing another interrupt on INTB. Any activity on INTB is **not** recognized during the interrupt service routine and must be reissued after the completion of the interrupt service routine. Because there is no interrupt acknowledge pin on the DSP1604/06, the interrupt service routine must communicate with the external hardware through other means. One possible way of performing this task would be through the use of IOP pins. ### 4.3.4 Clearing Interrupts The SIO interrupts (IBF, IBFB, OBE, and OBEB) are cleared by reading or writing, as appropriate, the **sdx0** register. The JTAG interrupt (JINT) is cleared by reading the **jtag** register. Other interrupts are cleared by either of the following methods: - After a vectored interrupt has been serviced, it is cleared when the **ireturn** instruction is issued, leaving set any other vectored interrupts that are pending. - In the **ins** register, writing a 1 to the bit that is associated with the interrupt. If interrupts occur concurrently, all interrupts are serviced according to their priority. ### 4.3.5 Low-Power Standby Mode (AWAIT) Setting the AWAIT bit (bit 15) of the **alf** register causes the processor to go into a low-power standby mode. Only the minimum circuitry on the device required to process an incoming interrupt remains active, which includes the SIO registers. If enabled, the timers, TIMER0 and TIMER1, also remain functional. After the AWAIT bit is set, one additional instruction is executed before the low-power standby mode is entered. An SIO word transfer completes if already in progress. The AWAIT bit is reset when the first interrupt occurs. The device then wakes up and continues executing. Two **nop** instructions should be programmed after the AWAIT bit is set. The first **nop** (one cycle) is executed before sleeping. The second one is executed after the interrupt signal awakens the DSP, and before the interrupt service routine is executed. For maximum power savings, do the following: - Set ioc to 0x3C00. This selects the low-frequency clock and holds the CKO pin low. (Although the DSP1604/06 80-pin MQFP package does not provide a CKO pin, the ioc register must still be set to 0x3C00 for minimum power consumption in low-power standby mode.) - Set timerc to 0x4040. This shuts down the timer and prescaler. - 3. Make sure that no IOP port pins are floating. - 4. Drive pins DB[7:0] to logic low. - 5. Drive pins TDI and TMS to logic high. - 6. Set **alf** to 0x8000. This sets the low-power standby mode. ### 4.4 Memory Maps and Wait-States The DSP implements a modified Harvard architecture that has separate internal 16-bit address and data buses for the instruction/coefficient (X) and data (Y) memory spaces. The DSP1604 contains 16 Kwords of ROM (IROM) and 1 Kword of dual-port RAM (RAM1). The DSP1606 contains 24 Kwords of ROM and 2 Kwords of RAM (RAM1, 2). The DSP1604/06 has a multiplexed external bus that accesses external RAM (ERAMHI and ERAMLO), external ROM (EROM), and memory-mapped I/O devices (IO). Programmable wait-states are provided for external memory accesses to ERAMHI, ERAMLO, EROM, and IO. ## 4.4 Memory Maps and Wait-States (continued) The instruction/coefficient memory map is configurable to provide application flexibility. Tables 7 and 8 show the four instruction/coefficient memory maps available for the DSP1604 and DSP1606, respectively. Tables 9 and 10 show the data memory maps, which are fixed. The internal RAM can be accessed by both the Y space and the X space. If the same bank of internal RAM is accessed from both memory spaces simultaneously, one wait-state is added, and the Y space is accessed first. Table 7. DSP1604 Instruction/Coefficient Memory Map | Decimal<br>Address | Address in<br>PC, pt, pi, pr | MAP1<br>EXM = 0<br>LOWPR* = 0 | MAP2<br>EXM = 1<br>LOWPR = 0 | MAP3 <sup>†</sup><br>EXM = 0<br>LOWPR = 1 | MAP4<br>EXM = 1<br>LOWPR = 1 | |--------------------|------------------------------|-------------------------------|------------------------------|-------------------------------------------|------------------------------| | 0 | 0x0000 | | | | | | 1023 | —<br>0x03FF | | | RAM1 | RAM1 | | 1023 | 0x0400 | | | | | | 1024 | UXU400 | IROM | | | | | 8191 | 0x1FFF | IITOW | | | | | 8192 | 0x2000 | | | Reserved | Reserved | | | | • | | | | | 16,383 | 0x3FFF | | | | | | 16,384 | 0x4000 | | | | | | l . <del></del> | | | EROM | | | | 24,575 | 0x5FFF | Reserved | | IROM | | | 24,576 | 0x6000 | | | | | | 32,767 | 0x7FFF | | | | | | 32,767 | 0x8000 | | | | | | 32,700 | UX6000 | | | | | | 40,959 | 0x9FFF | | | | | | 40,960 | 0xA000 | EROM | | Reserved | | | <u> </u> | _ | | | • | EROM | | 49,151 | 0xBFFF | | | | | | 49,152 | 0xC000 | | | | | | _ | <del>-</del> | RAM1 | RAM1 | | | | 50,175 | 0xC3FF | | | | | | 50,176 | 0xC400 | | | | | | F7.040 | | | | EROM | | | 57,343 | 0xDFFF | Reserved | Reserved | | | | 57,344 | 0xE000 | | | | | | 65,535 | 0xFFFF | | | | | <sup>\*</sup> LOWPR is an **alf** register bit. The AT&T development system tools can independently set the memory map. <sup>†</sup> MAP3 is not available if the mask-programmable secure option is selected. ## 4.4 Memory Maps and Wait-States (continued) Table 8. DSP1606 Instruction/Coefficient Memory Map | Decimal<br>Address | Address in<br>PC, pt, pi, pr | MAP1<br>EXM = 0<br>LOWPR* = 0 | MAP2<br>EXM = 1<br>LOWPR = 0 | MAP3 <sup>†</sup><br>EXM = 0<br>LOWPR = 1 | MAP4<br>EXM = 1<br>LOWPR = 1 | |--------------------|------------------------------|-------------------------------|------------------------------|-------------------------------------------|------------------------------| | 0 | 0x0000 | | | | | | <del>_</del> | <u> </u> | | | RAM1, 2 | RAM1, 2 | | 2047 | 0x07FF | | | | | | 2048 | 0x0800 | | | | | | 8191 | 0x1FFF | IROM | | Reserved | Reserved | | 8192 | 0x2000 | IROM | | neserveu | neserveu | | <u> </u> | <del></del> | | | | | | 16,383 | 0x3FFF | | | | | | 16,384 | 0x4000 | | | | | | _ | <u></u> | | EROM | | | | 24,575 | 0x5FFF | | | | | | 24,576 | 0x6000 | | | IDOM | | | - | 0x7FFF | Reserved | | IROM | | | 32,767 | | | | | | | 32,768 | 0x8000 | | | | | | 40,959 | 0x9FFF | БРОМ | | | | | 40,960 | 0xA000 | EROM | | | | | | | | | Reserved | EROM | | 49,151 | 0xBFFF | | | | | | 49,152 | 0xC000 | | | | | | | | RAM1, 2 | RAM1, 2 | | | | 51,199 | 0xC7FF | | | | | | 51,200 | 0xC800 | | | EROM | | | 57,343 | 0xDFFF | | | ERON | | | 57,344 | 0xE000 | Reserved | Reserved | | | | | | | | | | | 65,535 | 0xFFFF | | | | | <sup>\*</sup> LOWPR is an alf register bit. The AT&T development system tools can independently set the memory map. <sup>†</sup> MAP3 is not available if the mask-programmable secure option is selected. # **4.4 Memory Maps and Wait-States** (continued) Table 9. DSP1604 Data Memory Map | Decimal<br>Address | Address in r0, r1, r2, r3 | Segment | |--------------------|---------------------------|----------| | 0 | 0x0000 | | | | | RAM1 | | 1023 | 0x03FF | | | 1024 | 0x0400 | | | _ | | Reserved | | 16,383 | 0x3FFF | | | 16,384 | 0x4000 | | | <u> </u> | | 10 | | 16,639 | 0x40FF | | | 16, 640 | 0x4100 | | | <u> </u> | _ | ERAMLO | | 32,767 | 0x7FFF | | | 32,768 | 0x8000 | | | <b> </b> | _ | ERAMHI | | 65,535 | 0xFFFF | | Table 10. DSP1606 Data Memory Map | Decimal<br>Address | Address in r0, r1, r2, r3 | Segment | |--------------------|---------------------------|----------| | 0 | 0x0000 | | | | _ | RAM1, 2 | | 2047 | 0x07FF | | | 2048 | 0x0800 | | | | _ | Reserved | | 16,383 | 0x3FFF | | | 16,384 | 0x4000 | | | _ | | 10 | | 16,639 | 0x40FF | | | 16, 640 | 0x4100 | | | _ | <u> </u> | ERAMLO | | 32,767 | 0x7FFF | | | 32,768 | 0x8000 | | | | <u> </u> | ERAMHI | | 65,535 | 0xFFFF | | ### 4.4.1 Instruction/Coefficient Memory Map Selection In determining which memory map to use, the processor evaluates the state of two parameters. The first is the LOWPR bit (bit 14) of the **alf** register. The LOWPR bit of the **alf** register is initialized to 0 automatically at reset. LOWPR controls the address in memory assigned to the two 1K banks of dual-port RAM (i.e., RAM1 and RAM2). If LOWPR is low, internal dual-port RAM begins at address 0xC000. If LOWPR is high, internal dual-port RAM begins at address 0x0. LOWPR also moves IROM from 0x0 in MAP1 to 0x4000 in MAP3, and EROM from 0x0 in MAP2 to 0x4000 in MAP4. The second parameter is the value at reset of the EXM pin. EXM determines whether the 16/24 Kword internal ROM (IROM) is addressable in the memory map. At reset, the EXM pin also selects the 16-bit external data bus. Specifically, if the EXM pin is held high during reset, the upper 8 bits of the data bus DB[15:8] are enabled onto pins IOPA[7:0]. The AT&T development system tools using the JTAG port can independently set the memory map. Specifically, during a trap from JTAG, the memory map is forced to MAP1. The map selection made prior to the JTAG trap is restored when the trap service routine has completed execution. Whenever the device is reset using the RSTB pin, the default memory map is either MAP1 or MAP2, depending on the state of the EXM pin at reset. A reset through the JTAG port does not reinitialize the **alf** register, so the previous memory map is retained. ### 4.4.2 Boot from External ROM After RSTB goes from low to high, the DSP1604/06 comes out of reset and fetches an instruction from address zero of the instruction/coefficient space. The physical location of address zero is determined by the memory map in effect. If EXM is high at the rising edge of RSTB, MAP2 is selected. MAP2 has EROM at location zero; thus, program execution begins from external memory. # **4.4 Memory Maps and Wait-States** (continued) ### 4.4.3 Data Memory Map Selection Tables 9 and 10 show the data memory maps for the DSP1604 and DSP1606, respectively. RAM1 (for the DSP1604 and DSP1606) and RAM2 (for the DSP1606) are each 1 Kword banks of internal dualport RAM. IO is an external memory segment with the corresponding enable pin, IO. One particular address, 0x4000, is decoded separately to drive the DSEL enable pin. ERAMLO and ERAMHI are external memory segments for external data RAMs. The ERAMHI segment may contain DRAM, for which the DRAM controller is enabled by setting bit 8 of the **ioc** register (see Table 34 on page 54). ## 4.5 External Memory Interface (EMI) The external memory interface supports read/write operations from instruction/coefficient memory, data memory, and memory-mapped I/O devices. The DSP1604/06 provides a 16-bit external address bus, AB[15:0], and a 16-bit (or alternatively 8-bit) external data bus, DB[15:0]. These buses are multiplexed between the internal buses for the instruction/coefficient memory and the data memory. Because the two internal buses are multiplexed to a single external bus, a reference to external data is not allowed in the same cycle that a reference is made to an external instruction/coefficient. If this condition occurs, the internal multiplexer defaults to the instruction/coefficient access, and the data access does not take place. If bit 11, EMUXBOTH, of the **inc** register (see Table 32 on page 53) is a logic 1, a vectored interrupt would then become pending. ### 4.5.1 Memory Segment Enables Four external memory enables, ERAMLO, IO, ERAMHI, and EROM, select the external memory segment to be addressed. If one of the 256 external data memory locations with an address in the range 0x4000 to 0x40FF, inclusive, is addressed, IO is asserted low. IO is intended for memory-mapped I/O. If the first address of these 256 external memory locations, 0x4000, is addressed, the associated predecoded enable DSEL is also asserted. The assertion level of DSEL is programmable through bit 9 of the **ioc** register (see Table 34 on page 54). The flexibility provided by the programmable options of the external memory interface (see Table 37 on page 55 and Table 34 on page 54) allows the DSP1604/06 to interface gluelessly with a variety of commercial memory devices. Each of the four external memory segments, ERAMLO, IO, ERAMHI, and EROM, has a number of wait-states that is programmable (from 0 to 15) by writing to the mwait register. When the program references memory in one of the four external segments, the internal multiplexer is automatically switched to the appropriate set of internal buses, and the associated external enable of ERAMLO, IO, ERAMHI, or EROM, is issued. The external memory cycle is automatically stretched by the number of wait-states in the appropriate field of the mwait register. When writing to external memory, the RWN pin goes low for the external cycle. The external data bus, DB[15:0], is driven by the DSP starting halfway through the cycle. The data driven on the external data bus is automatically held after the cycle unless an external read cycle immediately follows. When an access to internal memory is made, the AB[15:0] bus holds the last valid external memory address. After reset, the AB[15:0] value is undefined. The leading edge of the memory segment enables or the DSEL enable can be delayed by approximately one-half a CKO period by programming bits 3—0 of the **ioc** register (see Table 34 on page 54). This capability prevents a situation in which two devices might drive the data bus simultaneously. # 4.5 External Memory Interface (EMI) (continued) ### 4.5.2 DRAM Support The DSP interfaces directly to dynamic RAMs. The DRAM controller is enabled by bit 8 of the ioc register. The timing of the row address select (RASN) and column address select (CASN) strobes are programmable for support of slow as well as fast DRAMs. The dynamic RAM control register (drc, see Table 31 on page 52) contains fields for programming the CASN delay, the access time, and the precharge time. The DRAM controller also automatically refreshes DRAMs, with a variable refresh interval programmed in the drc register. Also supported are CASN before RASN refreshing and the early write cycle on write transactions to DRAM. When the DSP is operating from the low-frequency clock (XTAL2), the DRAM controller prevents corruption of the DRAM contents by continuously refreshing using the low-frequency clock. During this time, the program must not access external memory. The DRAM controller also continues to refresh the DRAM during a reset, when the RSTB pin is asserted On a DRAM access, the contents of the page register (pgreg, see Table 38 on page 56) are first driven onto the address bus as the row address for the DRAM devices. Next, the RASN strobe is asserted. The column address, which comes from the contents of the Y address space register pointer specified in the instruction, is then driven onto the address bus. This is followed by the assertion of the CASN strobe. The RWN signal indicates whether a read or write transaction is to occur. At the end of the programmed access time, both RASN and CASN are deasserted (returned high). ### 4.5.3 Pin Multiplexing Control Bit 5 of the **ioc** register, ENEMIRAW, is used to enable the upper 8 bits of the data bus, DB[15:8], onto the IOPA[7:0] pins. Note that if the DSP is reset with EXM = 1, the upper 8 bits of the data bus are similarly enabled onto the IOPA[7:0] pins, regardless of the value of bit 5 of the **ioc** register. Bit 15 of the **ioc** register, UENHSIO, selects the enhanced SIO mode and controls the multiplexing of the SLDB/IOPC6 and SCKB/IOPC7 pins, respectively. For more information, see Table 34 on page 54. ## 4.6 Serial I/O Unit (SIO) The serial I/O port on the DSP provides a serial interface to many codecs and signal processors with little, if any, external hardware required. Both a single-channel mode and a dual-channel mode are supported. These modes are selectable by bit 15 of the sioc register in conjunction with a mask option (see Table 41 on page 58). The high-speed, double-buffered port supports back-to-back transmissions of data. Output data transfers of 8, 16, 32, or 48 bits, and input data transfers of 8, 16, or 32 bits may be defined. Serial data is read through the **sdx<0—1>\_**i registers, and written through the sdx<0-2>\_o registers (sdx2 o is used only for 48-bit output). (Note that in the DSP instructions, the \_i and \_o suffixes are not used, because they are implied by the instruction context.) The output buffer empty (OBE and OBEB) and input buffer full (IBF and IBFB) flags facilitate the reading and/or writing of the serial I/O port by program- or interrupt-driven I/O (see Tables 32 and 33 on page 53). ### 4.6.1 Single-Channel SIO For communication with a single external serial device, the SIO can be configured for single-channel mode. In this mode, the SIO pins take on the functions shown in Table 11. **Table 11. Pin Functions in Single-Channel Mode** | Pin | Single-Channel Function | |------|---------------------------| | SCKA | Serial output clock (OCK) | | SCKB | Serial input clock (ICK) | | SLDA | Serial output load (OLD) | | SLDB | Serial input load (ILD) | | SDO | Serial data out | | SDI | Serial data in | The UENHSIO bit of the **ioc** register (see Table 34 on page 54) must be set in order to enable the SCKB and SLDB signals onto the corresponding device pin. If the UENHSIO bit is cleared, the SCKB and SLDB signals are internally tied to the SCKA and SLDA signals, respectively, and the input and output sections share the same clock and load signals. 5-3996(C) ## 4 Hardware Architecture (continued) ## 4.6 Serial I/O Unit (SIO) (continued) ### 4.6.1 Single-Channel SIO (continued) Programmable modes of operation for the SIO are controlled by the serial I/O control registers: **sioc** and **sioce** (see Table 41 on page 58 and Table 42 on page 59). These registers are used to set the ports into various configurations. The following options are available to configure both the input and output sections together: - MSB or LSB first for data - Delayed load In addition, the following options are available to configure the input and output sections independently: - Passive or active load clocks - Passive or active data clocks - Selectable duty cycle of load clocks - High or low assertion level for load clocks - Frequency of active load clocks - Frequency of data clocks - Output data: 8, 16, 32, or 48 bits - Input data: 8, 16, or 32 bits In the active mode, the DSP generates the signal. In the passive mode, the signal is an input, driven from an external source. Selectable active clock frequencies support 2.048 MHz, 4.096 MHz, and 8.192 MHz clock rates with a XTAL1 frequency of 32.768 MHz. Active data load rates of 8 kHz and 16 kHz (with a 32.768 MHz crystal connected to XTAL1) are among several selectable options. The functional timing for the delayed load mode (controlled by the LDD bit in the **sioce** register) is illustrated in Figures 7 and 8. For each figure, four configurations of the load clock (SLDA and SLDB) are shown, corresponding to the four combinations of two selectable duty cycles and two selectable assertion levels for the load clocks. If the delayed load mode is not selected, the load signal appears one serial clock cycle earlier. Figure 7. Serial Input with Delayed Active Load (LDD = 1) 34 AT&T Microelectronics **=** 0050026 0016449 764 **==** † ILDP = 0, ILDH = 0. ‡ ILDP = 1, ILDH = 1. § ILDP = 1, ILDH = 0. 5-3997(C) ## 4 Hardware Architecture (continued) ## 4.6 Serial I/O Unit (SIO) (continued) ## 4.6.1 Single-Channel SIO (continued) \* OLDP = 0, OLDH = 1. † OLDP = 0, OLDH = 0. ‡ OLDP = 1, OLDH = 1. § OLDP = 1, OLDH = 0. Figure 8. Serial Output with Delayed Active Load (LDD = 1) ## 4.6 Serial I/O Unit (SIO) (continued) ### 4.6.2 Dual-Channel SIO For communication with two external serial devices, the SIO can be configured for dual-channel mode (see Table 41 on page 58). In this mode, the SIO pins take on the functions shown in Table 12. **Table 12. Pin Functions in Dual-Channel Mode** | Pin | Dual-Channel Function | |------|-----------------------------------------------| | SCKA | Serial clock for channel A (input and output) | | SCKB | Serial clock for channel B (input and output) | | SLDA | Serial load for channel A (input and output) | | SLDB | Serial load for channel B (input and output) | | SDO | Serial data out (channels A and B) | | SDI | Serial data in (channels A and B) | The UENHSIO bit of the **ioc** register (see Table 34 on page 54) must be set so that the SCKB and SLDB signals are enabled. Programmable modes of operation for the SIO are controlled by the serial I/O control registers: **sioc** and **sioce** (see Table 41 on page 58 and Table 42 on page 59). These registers are used to set the ports into various configurations. The following options are available to configure both channel A and channel B sections together: - MSB or LSB first for data - Delayed load - Back-to back transfers as opposed to offset In addition, the following options are available to configure channel A and channel B independently: - Passive or active load clocks - Passive or active data clocks - Selectable duty cycle of load clocks - High or low assertion level for load clocks - Frequency of active load clocks - Frequency of data clocks - Output data: 8, 16, 32, or 48 bits - Input data: 8, 16, or 32 bits In the active mode, the DSP generates the signal. In the passive mode, the signal is an input, driven from an external source. Selectable active clock frequencies support 2.048 MHz, 4.096 MHz, and 8.192 MHz clock rates with an XTAL1 frequency of 32.768 MHz. Active data load rates of 8 kHz and 16 kHz (with a 32.768 MHz crystal connected to XTAL1) are among several selectable options. If both channels are configured for 8- or 16-bit transactions, the SIO unit is fully double-buffered. On the input port, channel A data is loaded in **sdx0\_i** and channel B data is loaded into **sdx1\_i** (see Figure 9 on page 37). Two interrupt flags are available: IBF for channel A and IBFB for channel B. The IBF flag is cleared when **sdx0\_i** is read by the DSP; the IBFB flag is cleared when **sdx1\_i** is read. The flag IBF is set when channel A data is received and loaded into **sdx0\_i**. Likewise, IBFB is set when channel B data is received and loaded into **sdx1\_i**. Eight-bit transaction lengths are sign-extended. ### 4 Hardware Architecture (continued) ### 4.6 Serial I/O Unit (SIO) (continued) #### 4.6.2 Dual-Channel SIO (continued) Figure 9. Dual-Channel SIO 8-Bit or 16-Bit Data Input On the output port, when the load signal is detected for channel A, data is transferred from **sdx0**\_o to the output shift register and the OBE flag is set (see Figure 10). The OBE flag is cleared when data is written to **sdx0**\_o by the DSP. For channel B, when the load signal for channel B is detected, data is transferred from **sdx1**\_o to the output shift register and the OBEB flag is set. The OBEB flag is cleared when **sdx1**\_o is written by the DSP. Figure 10. Dual-Channel SIO 8-Bit or 16-Bit Data Output 5-3999(C) 5-3998(C) ### 4 Hardware Architecture (continued) # 4.6 Serial I/O Unit (SIO) (continued) #### 4.6.2 Dual-Channel SIO (continued) If either channel is configured for 32- or 48-bit transfers, the SIO unit is not fully buffered. Therefore, the sdx<0—1>\_i registers and the input shift register are used to potentially hold data at the same time for each channel. Similarly, the sdx<0—2>\_o registers and the output shift register are used to potentially hold data at the same time for each channel. Typically, interrupts for one channel must be serviced before the load for the next channel occurs; otherwise, data is lost. If the two channels are spread out in time by setting the D50 configuration bit (see Table 42 on page 59), the following sequences occur: ■ For 32-bit input transfers with the D50 bit set (see Figure 11), when channel A data is received, it is transferred from the input shift register to sdx0\_i and to sdx1\_i. The IBF flag is set. Next, when channel B data is received, it is transferred to sdx0\_i and to sdx1\_i. Channel A must be serviced before all of the channel B data bits have been received and vice versa; otherwise, data may be lost. Figure 11. Dual-Channel SIO 32-Bit Data Input (Load Offset Selected (D50 = 1)) ■ For 32-bit output transfers with the D50 bit set (see Figure 12 on page 39), on a load for channel A, data is transferred from the sdx<0—2>\_o registers to the output shift register. The OBE flag is set and the data is shifted out from the SDO pin. Similarly, when the channel B load occurs, the data is loaded from the sdx<0—2>\_o registers into the output shift register and the data is shifted out from SDO. Again, the OBEB flag is cleared when the output shift register is loaded. When the sdx0 register is written, an internal SIO unit status bit keeps track of whether channel A or channel B data is expected, and the appropriate flag is cleared. This status bit is toggled on every write to the sdx0 register. When the SIO unit is initially configured for dual-channel mode by changing the DUAL bit in the sioc register from a zero to a one, the SIO unit resets the status bit and expects data for channel A to be written into the sdx<0—2> registers. **AT&T Microelectronics** 5-4000(C) 5-4001(C) ### 4 Hardware Architecture (continued) ### 4.6 Serial I/O Unit (SIO) (continued) #### 4.6.2 Dual-Channel SIO (continued) Figure 12. Dual-Channel SIO 32-Bit or 48-Bit Data Output (Load Offset Selected (D50 = 1)) If channel A and B transactions are set back-to-back by clearing the D50 configuration bit to 0, and one channel is configured for 32-bit or 48-bit transactions, the following sequences occur: - On the input port, first channel A data is received and transferred to the sdx<0—1>\_i registers. The IBF flag is set. Next, channel B data is received and the IBFB flag is set. This data from channel B is not transferred to the sdx<0—1>\_i registers until the channel A data is read as indicated by the IBF flag being cleared. - On the output port, data for channel A should first be loaded, followed by channel B data. The channel A data is immediately transferred from the sdx<0—2>\_o registers to the output shift register to make room for the channel B data. When the load for channel A occurs, the data is shifted out of the output shift register and onto the SDO pin. The OBE flag is set when the last bit has been shifted onto SDO. Next, the channel B data is transferred from the sdx<0—2>\_o registers to the output shift register when the channel B load occurs. This data is then shifted out. After the last data bit has been shifted out, the OBEB flag is set. ### 4.7 I/O Ports (IOP) The DSP1604/06 contains three identical 8-bit IOP units, IOP<A—C>. Each IOP controls the directions of eight bidirectional control I/O pins, IOP<A—C>[7:0]. If a pin is configured as an output, it can be individually set, cleared, or toggled. If a pin is configured as an input, it can be read. See Table 13 for IOP operations. The lower half of each **sbit<a—c>** register (see Table 40 on page 57) contains the current value (VALUE[7:0]) of that register's eight bidirectional pins. The upper half of each **sbit<a—c>** register (DIR[7:0]) controls the direction of each pin independently. A logic 1 configures the corresponding pin as an output; a logic 0 configures it as an input. Reset clears the upper half of each **sbit<a—c>**, configuring all IOP<A—C> pins as inputs. ### 4 Hardware Architecture (continued) ### 4.7 I/O Ports (IOP) (continued) The **cbit<a—c>** registers (see Table 40 on page 57) each contain two 8-bit fields, MODE[7:0] and DATA[7:0]. Reset clears the values of DATA[7:0]. The meaning of a bit in either field depends on whether it has been configured as an input or an output in the corresponding **sbit<a—c>** register. If a pin has been configured to be an output, the meanings are MODE and DATA. For an input, MODE and DATA are ignored. Table 13 shows the functionality of the MODE and DATA bits based on the direction selected for the associated IOP pin. **Table 13. IOP Operations** | DIR[n <sup>*</sup> ] | MODE[n*] | DATA[n <sup>*</sup> ] | Action on IOP[n*] | |----------------------|------------|-----------------------|-------------------| | 1 (Output) | 0 | 0 | Clear | | 1 (Output) | 0 | 1 | Set | | 1 (Output) | 1 | 0 | No Change | | 1 (Output) | 1 | 1 | Toggle | | 0 (Input) | Don't Care | Don't Care | Input | <sup>\*0≤</sup>n≤7. If an IOP pin is switched from being configured as an output to being configured as an input and then back to being configured as an output, the pin retains the previous output value. #### 4.8 Timers The DSP1604/06 contains two timers, TIMER0 and TIMER1. TIMER0 is composed of three main blocks: the timer control register, the prescaler, and the timer itself. The timer control register, timerc, (see Table 43 on page 60) sets up the operational state of the timer and prescaler. The prescaler is a programmable divider that can be set to a count of 2 to 65,536. It provides a wide range of time delay. The timer itself is a 16-bit binary counter that can be preloaded with any 16-bit number. If enabled, the timer counts down at the programmed rate and generates an interrupt upon reaching zero. If the TIME0 interrupt is enabled (see Table 32 on page 53), program control jumps to location 0x0004 where typically a branch to an interrupt service routine should be placed. Writing the **timer0** register sets the initial count into the timer and loads the period register with the same value for repeated count cycles. The following functions are programmable in the **timerc** register: - TnEN starts TIMERn counting when set. - RELOADn enables repeated counts of TIMERn when set. If zero, TIMERn counts down once and stops. If one, TIMERn automatically reloads the previous starting value from the period register into the timern register, and recommences counting down. - DISABLE*n* turns off the TIMER*n* clock when set. This is a power-saving feature. - PRESCALE encodes the value of the divider of the clock going to the counter. It ranges from CKO/2 to CKO/65,536 (where CKO is the free-running clock, regardless of how the CKO pin is configured). The timer interrupt can be individually enabled or disabled through the **inc** register. The timer can be stopped and started by software and can be reloaded with a new delay at any time. Its current value can also be read by software. When the DSP is reset, the timer is guaranteed to be in an inactive state. The timer is normally run with two data move instructions, one to write the **timer0** register with the initial count, and the second to write the **timerc** register with initial values. Setting T0EN starts the counting. When the DSP is reset, the control bits of the **timerc** register and the timer itself are initialized to 0. This sets the prescaler to CKO/2, turns off the reload feature, disables timer counting, and initializes the timer value to its inactive state. The act of resetting the device does not cause a timer interrupt. Note that the period register is not initialized on reset. Also, if the timer clocks are turned off by DISABLEO, the period register cannot be written. TIMER1 is the same as TIMER0, except that it has no prescaler and its clock is XTAL2 ÷ 4. ### **5 Software Architecture** #### 5.1 Instruction Set The DSP1604/06 processor has six types of instructions: multiply/ALU, special function, control, F3 ALU, cache, and data move. The multiply/ALU instructions are the primary instructions used to implement signal processing algorithms. Statements from this group can be combined to generate multiply/accumulate, logical, and other ALU functions, and to transfer data between memory and registers in the data arithmetic unit. The special function instructions can be conditionally executed based on flags from the previous ALU operation, the condition of one of the counters, or the value of a pseudorandom bit in the DSP1604/06 device. Special function instructions perform shift, round, and complement functions. The F3 ALU instructions enrich the operations available on accumulators. The control instructions implement the **goto** and **call** commands. Control instructions can also be executed conditionally. Cache instructions are used to implement low overhead loops, conserve program memory, and decrease the execution time of certain multiply/ ALU instructions. Data move instructions are used to transfer data between memory and registers or between accumulators and registers. (For a detailed description of this instruction set, see the *DSP160X Digital Signal Processor Information Manual.*) The operators in Table 14 are used to describe the instructions in Sections 5.1.1 through 5.1.7. **Table 14. Instruction Set Operators** | Symbol | Meaning | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | * | Denotes any of the following: 16-by-16 multiplication for a 32-bit product Register-indirect addressing when used as a prefix to an address register Direct addressing when used as a prefix to an immediate | | | + | 36-bit addition <sup>†</sup> | | | _ | 36-bit subtraction† | | | >> | Arithmetic right shift | | | >>> | Logical right shift | | | << | Arithmetic left shift | | | <<< | Logical left shift | | | I | 36-bit bitwise OR† | | | & | 36-bit bitwise AND† | | | ^ | 36-bit bitwise EXCLUSIVE OR† | | | : | Compound address swapping, accumulator shuffling | | | ~ | One's complement | | <sup>†</sup> These are 36-bit operations. One operand is 36-bit data in an accumulator; the other operand may be 16, 32, or 36 bits. ### 5.1 Instruction Set (continued) #### 5.1.1 F1 Multiply/ALU Instructions Note that the function statements and transfer statements in Table 15 are chosen independently. Any function statement (F1) can be combined with any transfer statement to form a valid multiply/ALU instruction. If either statement is not required, a single statement from either column constitutes a valid instruction. The number of cycles to execute the instruction is a function of the transfer column. (An instruction with no transfer statement executes in one instruction cycle.) Whenever PC, **pt**, or **rM** is used in the instruction and points to external memory, the programmed number of wait-states must be added to the instruction cycle count. All multiply/ALU instructions require one word of program memory. The no-operation (**nop**) instruction is a special case encoding of a multiply/ALU instruction and executes in one cycle. The assembly-language representation of a **nop** is either **nop** or a single semicolon. AT&T Microelectronics 42 ### **5.1 Instruction Set** (continued) #### 5.1.1 F1 Multiply/ALU Instructions (continued) Table 15. F1 Multiply/ALU Instructions | F1 Function Statement | Transfer | Transfer Statement<br>Cycles‡ | | |------------------------|------------------------|-------------------------------|----------------| | FI Function Statement | Statement <sup>†</sup> | Not Using<br>Cache | Using<br>Cache | | p = x * y§ | y = Y, x = X | 2 | 1 | | aD = p, p = x * y§ | y = aT, x = X | 2 | 1 | | aD = aS + p, p = x * y | y[l] = Y | 1 | 1 | | aD = aS - p, p = x * y | aT[l] = Y | 1 | 1 | | aD = p | x = Y | 1 | 1 | | aD = aS + p | Υ | 1 | 1 | | aD = aS - p | Y = y[I] | 2 | 2 | | aD = y | Y = aT[I] | 2 | 2 | | aD = aS + y | Z:y, x = X | 2 | 2 | | aD = aS - y | Z:y[l] | 2 | 2 | | aD = aS & y | Z:aT[I] | 2 | 2 | | aD = aS I y | | 1 | 1 | | aD = aS ^ y | | 1 | 1 | | aS – y | | 1 | 1 | | aS & y | | 1 | 1 | <sup>†</sup> The [I] is an optional argument that specifies the low 16 bits of aT or y. **Note:** For transfer statements when loading the upper half of an accumulator, the lower half is cleared if the corresponding CLR bit in the **auc** register is zero. **auc** is cleared by reset. Table 16. Replacement Table for F1 Multiply/ALU Instructions | Replace | Value | Meaning | | |------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | aD, aS, aT | a0, a1 | One of the DAU accumulators. | | | Х | *pt++, *pt++i | X space memory location pointed to by <b>pt</b> . <b>pt</b> is postmodified by +1 and <b>i</b> , respectively. | | | Y | *rM, *rM++, *rM, *rM++j | Fig. RAM location pointed to by rM (M = 0, 1, 2, 3). rM is postmodified by 0, +1, -1, or j, respectively. | | | Z | *rMzp, *rMpz, *rMm2, *rMjk | Read/write compound addressing. rM (M = 0, 1, 2, 3) is used twice. First, postmodified by 0, +1, -1, or $\mathbf{j}$ , respectively; and, second, postmodified by +1, 0, +2, or $\mathbf{k}$ , respectively. | | <sup>‡</sup> Add cycles for either of the following: <sup>■</sup> When an external memory access is made in X or Y space and wait-states are programmed, add the number of wait-states. <sup>■</sup> If an X space access and a Y space access are made to the same bank of DPRAM in one instruction, add one cycle. <sup>§</sup> p = x \* y becomes a single-cycle squaring operation if the auc bit 7 is set. With bit 7 set, a transfer statement of the form y = Y loads the x register and the y register with the same number, so p = x \* y results in the square. ### 5.1 Instruction Set (continued) ### 5.1.2 F2 Special Function Instructions All forms of the special function instructions require one word of program memory and execute in one instruction cycle. (If PC points to external memory, add programmed wait-states.) The special functions in Table 17 can be executed conditionally, as in: if CON instruction and with an event counter ifc CON instruction which means: if CON is true then c1 = c1 + 1 instruction c2 = c1 else c1 = c1 + 1 The preceding special function instructions can be executed unconditionally by writing them directly. For example, a0 = a1. **Table 17. F2 Special Function Instructions** | Statement | Meaning | |---------------|------------------------------------------------------------------------| | aD = aS >> 1 | Arithmetic right shift (sign | | aD = aS >> 4 | preserved) of the 36-bit | | aD = aS >> 8 | accumulators. | | aD = aS >> 16 | | | aD = aS | Load destination accumulator from source accumulator. | | aD = -aS | 2's complement. | | aD = ~aS | 1's complement. | | aD = rnd(aS) | Round upper 20 bits of accumulator. | | aDh = aSh + 1 | Increment upper half of accumulator (lower half cleared). | | aD = aS + 1 | Increment accumulator. | | aD = y | Load accumulator with 32-bit y register value with sign extend. | | aD = p | Load accumulator with 32-bit <b>p</b> register value with sign extend. | | aD = aS << 1 | Arithmetic left shift (sign not | | aD = aS << 4 | preserved) of the lower 32 bits of | | aD = aS << 8 | accumulators (upper 4 bits are | | aD = aS << 16 | sign-extended from bit 31 at the completion of the shift). | Table 18. Replacement Table for F2 Special Function Instructions | Replace | Value | Meaning | |---------|-------------------------------------------------------------------------------------------------------------|----------------------------------| | aD, aS | a0, a1 | One of the two DAU accumulators. | | CON | mi, pl, eq, ne, gt, le, lvs, lvc, mvs, mvc, c0ge, c0lt, c1ge, c1lt, heads, tails, true, false, npint, njint | See Table 21 for definitions. | #### **5.1 Instruction Set** (continued) #### 5.1.3 Control Instructions Table 19 shows control instructions and their required numbers of instruction cycles and program-memory words. Required instruction cycles and program-memory words vary according to whether each instruction is executed unconditionally or conditionally. Control instructions cannot be executed from the cache. **Table 19. Control Instructions** | | Executed Un | conditionally | Executed C | onditionally | |-------------------------------------------------------------------|---------------------|--------------------|---------------------|--------------------| | Control Instructions | Number of<br>Cycles | Number of<br>Words | Number of<br>Cycles | Number of<br>Words | | goto JA†<br>goto pt‡<br>call JA†<br>call pt‡<br>return (goto pr)‡ | 2 | 1 | 3 | 2 | | ireturn (goto pi)§ | 2 | 1 | _ | <del>-</del> | <sup>†</sup> The **goto JA** and **call JA** instructions should not be placed in the last or next-to-last instruction before the boundary of a 4 Kword page. If the **goto** or **call** is placed there, the program counter increments to the next page and the jump is to the next page rather than the desired current page. With the exception of ireturn, the control instructions in Table 19 can be executed conditionally. For example: if le goto 0x0345 **Table 20. Replacement Table for Control Instructions** | Replace | Value | Meaning | |---------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | CON | mi, pl, eq, ne, gt, le, lvs, lvc, mvs,<br>mvc, c0ge, c0lt, c1ge, c1lt, heads,<br>tails, true, false, npint, njint | See Table 21 for definitions of mnemonics. | | JA | 12-bit value | Least significant 12 bits of absolute address within the same 4 Kword memory section. | <sup>‡</sup> If PC, pt, or pr point to external memory, add programmed wait-states. <sup>§</sup> The ireturn instruction can only be executed unconditionally. #### 5.1 Instruction Set (continued) ### 5.1.4 Conditional Mnemonics (Flags) Please note the following: - Testing the state of the counter (c0 or c1) automatically increments the counter by one. - The pseudorandom sequence generator (PSG) may be reset by writing any value to the **pi** register, except during an interrupt service routine. While in an interrupt service routine, writing to the **pi** register updates the register and does not reset the PSG. If not in an interrupt service routine, writing to the **pi** register resets the PSG. (The **pi** register is updated, but written with the contents of the PC on the next instruction.) Interrupts must be disabled when writing to the **pi** register. If an interrupt is taken after the **pi** write, but before **pi** is updated with the PC value, the **ireturn** instruction does not return to the correct location. However, if the RAND bit in the **auc** register is set, writing the **pi** register never resets the PSG. A random rounding function can be implemented with either heads or tails. Table 21, DSP1604/06 Conditional Mnemonics | Test | Meaning | Test | Meaning | |-------|---------------------------------------------------------|-------|--------------------------------------------------------| | pl | Result is nonnegative (sign bit is bit 35). | mi | Result is negative. | | eq | Result is equal to 0. | ne | Result is not equal to 0. | | gt | Result is greater than 0. | le | Result is less than or equal to 0. | | lvs | Logical overflow set.† | lvc | Logical overflow clear. | | mvs | Mathematical overflow set.‡ | mvc | Mathematical overflow clear. | | c0ge | Counter 0 greater than or equal to 0. | c0lt | Counter 0 less than 0. | | c1ge | Counter 1 greater than or equal to 0. | c1lt | Counter 1 less than 0. | | heads | Pseudorandom sequence bit set. | tails | Pseudorandom sequence bit clear. | | true | The condition is always satisfied in an if instruction. | false | The condition is never satisfied in an if instruction. | | npint | Not PINT (used by JTAG). | njint | Not JINT (used by JTAG). | <sup>†</sup> Result is not representable in the 36-bit accumulators (36-bit overflow). <sup>‡</sup> Bits 35:31 are not the same (32-bit overflow). ### **5.1 Instruction Set** (continued) #### 5.1.5 F3 ALU Instructions These instructions, shown in Table 22, are implemented in the DSP1600 core. F3 ALU instructions allow accumulator two-operand operations with either another accumulator, the **p** register, or a 16-bit immediate operand. The result is placed in a destination accumulator that can be independently specified. All operations are done with the full 36 bits. For the accumulator with accumulator operations, both inputs are 36 bits. For the accumulator high with immediate operations, the immediate is sign-extended into bits 35:32 and the lower bits 15:0 are filled with zeros, except for the AND operation, for which they are filled with ones. These conventions allow the user to do operations with 32-bit immediates by programming two consecutive 16-bit immediate operations. Table 22. F3 ALU Instructions | Cacheable <sup>†</sup> | Not Cacheable† | |------------------------|--------------------------| | (1 cycle) | (2 cycle) | | aD = aS + aT | aD = aSh + IM16 | | aD = aS - aT | aD = aSh - IM16 | | aD = aS & aT | aD = aSh & IM16 | | aD = aS I aT | aD = aSh I IM16 | | aD = aS ^ aT | aD = aSh ^ I <b>M</b> 16 | | aS – aT | aSh – IM16 | | aS & aT | aSh & IM16 | | aD = aS + p | aD = aSi + IM16 | | aD = aS - p | aD = aSI - IM16 | | aD = aS & p | aD = aSl & IM16 | | aD = aS I p | aD = aSl I IM16 | | aD = aS ^ p | aD = aSI ^ IM16 | | aS – p | aSI – IM16 | | aS & p | aSI & IM16 | <sup>†</sup> If PC points to external memory, add programmed wait-states. Table 23. Replacement Table for F3 ALU Instructions | Replace | Value | Meaning | |------------|--------------|--------------------------------------------------------------------| | aD, aT, aS | a0 or a1 | One of the two accumulators. | | IM16 | 16-bit value | Long immediate data: sign-, zero-, or one-extended as appropriate. | | aSh | a0h or a1h | Upper half of the accumulator. | | aSI | a0l or a1l | Lower half of the accumulator. | #### 5.1 Instruction Set (continued) #### 5.1.6 Cache Instructions Each cache instruction requires one program-memory word. Table 24 shows cache instructions and their required numbers of instruction cycles. Control instructions and long immediate values cannot be stored inside the cache. **Table 24. Cache Instructions** | Cache Instructions | Number of Cycles† | |--------------------|-------------------| | do | 1 | | redo | 2 | <sup>†</sup> If PC points to external memory, add programmed wait-states. Cache instruction formats are as follows: do K { INSTR\_1 INSTR\_2 . . . INSTR\_NI } redo K **Table 25. Replacement Table for Cache Instructions** | Replace | Instruction<br>Encoding | Meaning | |---------|-------------------------|-------------------------------------------------------------------------------------------------------| | К | cloop† | Number of times the instructions are to be executed taken from bits 6:0 of the <b>cloop</b> register. | | | 1 to 127 | Number of times the instructions are to be executed are encoded in the instruction. | | NI | 1 to 15 | 1 to 15 instructions can be included. | <sup>†</sup> The assembly-language statement, **do cloop** (or **redo cloop**) is used to specify that the number of iterations is to be taken from the **cloop** register. K is encoded as 0 in the instruction encoding to select **cloop**. When the cache is used to execute a block of instructions, the cycle timings of the instructions are as follows: - In the first pass, the instructions are fetched from program memory and the cycle times are the normal out-of-cache values, except for the last instruction in the block of NI instructions. This instruction executes in two cycles. - During pass two through pass K 1, each instruction is fetched from cache and the in-cache timings apply. - During the last (Kth) pass, the block of instructions is fetched from cache and the in-cache timings apply, except that the timing of the last instruction is the same as if it were out-of-cache. - If any of the instructions access external memory, programmed wait-states must be added to the cycle. The **redo** instruction treats the instructions currently in the cache memory as another loop to be executed K times. Using the **redo** instruction, instructions are reexecuted from the cache without reloading the cache. The number of iterations, K, for a **do** or **redo** can be set at run time by first moving the number of iterations into the **cloop** register (7 bits unsigned), then issuing the **do cloop** or **redo cloop**. At the completion of the loop, the value of **cloop** is decremented to 0; hence, **cloop** needs to be written before each **do cloop** or **redo cloop**. ### 5.1 Instruction Set (continued) #### 5.1.7 Data Move Instructions Table 26 shows data move instructions and their required numbers of program-memory words and instruction cycles. Required instruction cycles vary according to whether either PC or rM points to external memory. All data move instructions, except those doing long immediate loads, can be executed from within the cache. A direct data addressing mode has been added to the DSP1600 core. **Table 26. Data Move Instructions** | Data Move<br>Instructions | Number of Words | Number of<br>Cycles <sup>†</sup> | |-------------------------------------------------------------------------------------|-----------------|----------------------------------| | R = IM16 | 2 | 2 | | SR = IM9 | 1 | 1 | | aT[I] = R<br>R = aS[I]<br>Y = R<br>R = Y<br>Z:R<br>DR = *(OFFSET)<br>*(OFFSET) = DR | 1 | 2 | <sup>†</sup> If either **PC** or **rM** point to external memory, add any programmed wait-state. If both **PC** and **rM** point to same bank of DPRAM, add one cycle. When signed registers less than 16 bits wide (c0, c1, c2) are read, their contents are sign-extended to 16 bits. When unsigned registers less than 16 bits wide are read, their contents are zero-extended to 16 bits. Loading an accumulator with a data move instruction does not affect the flags. Table 27. Replacement Table for Data Move Instructions | Replace | Value | Meaning | |---------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R | Any of the registers in Table 70 on page 66† | _ | | DR | r<0—3>, a0[i], a1[i], y[i], p[i], x, pt, pr, psw | Subset of registers accessible with direct addressing. | | aS, aT | a0, a1 | High half of accumulator. | | Υ | *rM, *rM++, *rM, *rM++j | Same as in multiply/ALU instructions. | | Z | *rMzp, *rMpz, *rMm2, *rMjk | Same as in multiply/ALU instructions. | | IM16 | 16-bit value | Long immediate data. | | IM9 | 9-bit value | Short immediate data for YAAU registers. | | OFFSET | 5-bit value from instruction<br>11-bit value from base register | Value in bits 15:5 of <b>ybase</b> register form the 11 most significant bits of the base address. The 5-bit offset is concatenated to this to form a 16-bit address. | | SR | r<0—3>, rb, re, j, k | Subset of registers for short immediate. | <sup>†</sup> The sioc register is not readable. # **5.2 Register Settings** The following tables, listed alphabetically, describe the programmable registers of the DSP1604/06. **Note:** Some tables in this section use the following abbreviations: X = don't care W = write only Table 28. alf (Standby and Memory Map) Register | Bit | 15 | 14 | 13—0 | | | | | | | | | | |-------|-------|----------------|----------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|--|--|--| | Field | AWAIT | LOWPR | Res | | | | | | | | | | | Bit | Field | | Descrip | otion | | | | | | | | | | 15 | AWAIT | Set to 1 to en | ter low-po | wer standby mode. | | | | | | | | | | 14 | LOWPR | 0 = select me | Memory map selection†: 0 = select memory MAP1 or MAP2. 1 = select memory MAP3 or MAP4. | | | | | | | | | | | 13—0 | Res | Reserved-re | ead as zero | o, write as zero. | | | | | | | | | <sup>†</sup> Selects the memory map in conjunction with the value of the EXM pin at reset. Table 29. auc (Arithmetic Unit Control) Register | | | | | | | · | 1 | | | | | | | | |-------|---------|-------|---------|----------------------------------------------------------------------------------------------------------------|-------------|--------------|------------------------|--|--|--|--|--|--|--| | Bit | 15—9 | 8 | 7 | 64 | 3—2 | 1—0 | | | | | | | | | | Field | Res | RAND | X = Y = | CLR | SAT | ALIGN | | | | | | | | | | Bit | Field | Value | е | | | Descr | iption | | | | | | | | | 15—9 | Res | | Re | served- | read as z | ero, write a | s zero. | | | | | | | | | 8 | RAND | 0 | | Pseudorandom number generator (PNG) reset by writing the p register only outside an interrupt service routine. | | | | | | | | | | | | | | 1 | PI | PNG never reset by writing the <b>pi</b> register. | | | | | | | | | | | | 7 | X = Y = | 0 | No | Normal operation. | | | | | | | | | | | | } | | 1 | | | | | | | | | | | | | | 6—4 | CLR | 1XX | CI | earing <b>yl</b> | is disable | d (enabled | when 0). | | | | | | | | | | | X1X | CI | earing <b>a1</b> | l is disabl | ed (enabled | d when 0). | | | | | | | | | | | XX1 | CI | earing <b>a0</b> | l is disabl | ed (enabled | d when 0). | | | | | | | | | 3—2 | SAT | 1X | a1 | saturatio | n on over | flow is disa | bled (enabled when 0). | | | | | | | | | | | X1 | aC | saturatio | n on over | flow is disa | bled (enabled when 0). | | | | | | | | | 1—0 | ALIGN | 00 | a | ), a1 ← p. | | | | | | | | | | | | | | 01 | a | ), a1 ← p/ | 4. | • | | | | | | | | | | | | 10 | a | a0, a1 ← p x 4 (and zeros written to the two LSBs). | | | | | | | | | | | | | | 11 | R | Reserved. | | | | | | | | | | | ### **5.2 Register Settings** (continued) Table 30. cbit<a—c> (IOP Control Bit) and sbit<a—c> (IOP Status Bit) Registers | cbit <a—c< th=""><th>c&gt; Registers</th><th></th><th>s</th><th>bit<a-< th=""><th>-c&gt; Registers</th><th></th><th></th></a-<></th></a—c<> | c> Registers | | s | bit <a-< th=""><th>-c&gt; Registers</th><th></th><th></th></a-<> | -c> Registers | | | |---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------|-------|------------------------------------------------------------------|---------------|-------|----------| | Bit | 15—8 | 70 | lΓ | Bit | 15—8 | 7 | 70 | | Field | MODE[7:0] | ODE[7:0] DATA[7:0] | | Field | DIR[7:0] | VAL | JE[7:0]† | | cbit <a< th=""><th>c&gt; and sbit<a-< th=""><th>-c&gt; Register F</th><th>ields</th><th>•</th><th></th><th></th><th></th></a-<></th></a<> | c> and sbit <a-< th=""><th>-c&gt; Register F</th><th>ields</th><th>•</th><th></th><th></th><th></th></a-<> | -c> Register F | ields | • | | | | | | DIR[n]‡ | MODE[n]‡ | DATA | <b>A</b> [n]‡ | Action on IO | P[n]‡ | | | | 1 (Output) | 0 | C | 5 | Clear | | | | | 1 (Output) | 0 | 1 | 1 | Set | | | | | 1 (Output) | 1 | C | ) | No chang | je | | | | 1 (Output) | 1 | 1 | 1 | Toggle | | | | | 0 (Input) | x | × | x | Input | | | <sup>†</sup> Read-only. Any value written to this field is ignored. **Note:** Because the **cbit** and **sbit** registers have interrelated fields, and this section lists the register tables alphabetically, Table 30 duplicates the information in Table 40. $<sup>\</sup>ddagger 0 \le n \le 7$ . # **5.2 Register Settings** (continued) Table 31. drc (DRAM Control) Register | Field Bit 15—11 | 15—11<br>Res | 10<br>CADLY | 9—6<br>ACC | 5—3<br>PRCH | 2—0<br>RFSH | | | | | | | | | | | | |-----------------|--------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | Bit 15—11 | Field | CADLY | ACC | PRCH | DECL | | | | | | | | | | | | | 15—11 | | | | | нгоп | ] | | | | | | | | | | | | | | | | | | Description | | | | | | | | | | | | | Res | Reserve | d—read | as zero, w | rite as ze | О. | | | | | | | | | | | | 10 | CADLY | 0 = 0<br>1 = 0 | lelay one | (free-run<br>(free-runr | ing) CKO | cycle. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 9—6 | ACC | Access | ccess time = ACC + 2. | | | | | | | | | | | | | | | | | length o | f a DRAM | l access, | measured | e-running CKO cycles for access time. ACC + 2 is the in CKO cycles. ACC + 2 is counted from when the row and CASN strobes are negated. | | | | | | | | | | | | 5—3 | PRCH | 001 :<br>010 : | ge:<br>= 0 CKO (<br>= 1 CKO (<br>= 2 CKO (<br>= 3 CKO ( | cycle. 1<br>cycles. 1 | 01 = 5 CH<br>10 = 6 CH | (O cycles.<br>(O cycles.<br>(O cycles.<br>O cycles. | | | | | | | | | | | | | | | | | | e-running CKO cycles to allow for precharge. The next ne precharge time is satisfied. | | | | | | | | | | | | 2—0 | RFSH | register: 000 control 010 control This fiel RASN to the XTA selected | = 8 (fXTAL<br>= 14 (fXTA<br>= 126 (fXTA<br>= 10 (fXTA<br>d program<br>defore CA<br>L1 clock | 1/32) cyclol<br>L1/32) cyc<br>L1/32) cyclol<br>L1/32) cyclol<br>SN refresh<br>divided by<br>refresh in | es. 10<br>cles. 10<br>ycles. 11<br>cles. 11<br>en a refre<br>n cycle. It<br>v 32. This<br>derval is b | (XTAL1) clock is selected via CLKSEL bit of ioc 0 = 16 (fXTAL1/32) cycles. 1 = 154 (fXTAL1/32) cycles. 0 = reserved. 1 = reserved. sh request is made to the DRAM controller to perform a is based on a clock that is the input crystal frequency of ield is ignored if the low-frequency (XTAL2) clock is ased on the XTAL2 clock frequency. For more ial DRAM interface. | | | | | | | | | | | AT&T Microelectronics 52 ### 5.2 Register Settings (continued) #### Table 32. inc (Interrupt Control) Register | Bit | 15 | 14—12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-----------------|------|------|-----|------|-----|-------|-----|-------|-----|-----|-----| | Field | JINT† | Res | <b>EMUXBOTH</b> | OBEB | IBFB | Res | INTB | Res | TIME0 | Res | TIME1 | Res | OBE | IBF | <sup>†</sup> JINT is a JTAG interrupt and is controlled by JTAG logic. It may be made unmaskable by the AT&T development system tools. Encoding: A 0 in a bit of **inc** disables an interrupt; a 1 enables the interrupt. For more information about the fields in Table 32, see Table 6 on page 27. #### Table 33. ins (Interrupt Status) Register | Bit | 15 | 14—12 | 11 | 10 | 9 | 8 | 7 | 6 5 | | 4 | 3 | 2 | 1 | 0 | |-------|------|-------|----------|------|------|-----|------|-----|-------|-----|-------|-----|-----|-----| | Field | JINT | Res | EMUXBOTH | OBEB | IBFB | Res | INTB | Res | TIMEO | Res | TIME1 | Res | OBE | IBF | Encoding: A 0 indicates no interrupt. A 1 indicates an interrupt has been recognized and is pending or being serviced. If a 1 is written to bits 3, 5, 7, or 11 of **ins**, the corresponding interrupt is cleared. For more information about the fields in Table 33, see Table 6 on page 27. # 5.2 Register Settings (continued) ### Table 34. ioc (I/O Configuration) Register | Bit | 15 | 14 | 13 | 12 | 11—10 | 9 | 8 | 7-6 | 5 | 4 | 3-0 | | | | | | | |----------|-----------|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|---------------------------|--------------------------------------|-----------------------------------------------------------------|-------------------------|--------------------------------------------|--|--|--|--|--|--| | Field | UENHSIO | Res | OSCDIS | CLKSEL | CKO[1:0] | DSELH | DRC | Res | ENEMIRAW | DDSEL | DENB[3:0] | | | | | | | | Bit | Field | 1 | | | | | Descri | ption | | | | | | | | | | | 15 | UENHS | SIO | Select enh | | | 4 CI DD | ! | | ind to the CC | VA and C | N DA nino | | | | | | | | | | | respect<br>output<br>onto the | ctively, res<br>sections<br>ne SCKB/ | sulting in t<br>in single-c | he same<br>channel r<br>d SLDB/ | clock a<br>node.<br>IOPC6 | and loa<br>The IOI<br>pins, r | ied to the SC<br>d signals for<br>PC7 and IOP<br>espectively. T | the SIO in<br>C6 signal | nput and<br>s are enabled<br>n must not be | | | | | | | | | | | IOPC<br>signal<br>must I | = enhanced SIO mode. The SCKB and SLDB signals are enabled onto the SCKB/<br>IOPC7 and SLDB/IOPC6 pins, respectively. This allows independent clock and load<br>signals for the input and output sections in single-channel SIO mode. This option<br>must be selected for dual-channel mode. Reserved—read as zero, write as zero. | | | | | | | | | | | | | | | 14 | Res | | | eserved—read as zero, write as zero. | | | | | | | | | | | | | | | 13 | OSCD | IS | | 0 = enable XTAL1 oscillator.<br>1 = disable XTAL1 oscillator. | | | | | | | | | | | | | | | 12 | CLKSI | EL | 0 = select XTAL1.<br>1 = select XTAL2. | | | | | | | | | | | | | | | | 11—10 | CKO[1 | :0] | These 2 b | | nine the st | | CKO | <sup>t</sup> (clock<br><b>Output</b> | -output) pin:<br><b>Desc</b> | ription | | | | | | | | | <b>\</b> | | | 0 | | 0 | | | ΓAL | Free-rui | nning clo | | | | | | | | | | | | 0 | | 1 | | XTAL/ | '(1 + w) | | ated cloc | k | | | | | | | | | | | 1 | | 0 | | | 1 | | d high | | | | | | | | | | | | 1 | | 1 | | | 0 | He | ld low | | | | | | | | | 9 | DSEL | .H | 0 = DSEL<br>1 = DSEL | • | | | | | | | | | | | | | | | 8 | DRO | > | 0 = disabl | | | | | | | | | | | | | | | | 7—6 | Res | | Reserved | | | e as zer | ɔ. | | | | | | | | | | | | 5 | ENEMIR | | 0 = enable | | | | | 15:81 p | ins. | | | | | | | | | | _ | LIVEIVIII | | 1 = enable | e DB[15:8 | ] onto the | | | | | | | | | | | | | | 4 | DDSE | EL | If 1, delay pin DSEL. | | | | | | | | | | | | | | | | 3 | DEN | 33 | If 1, delay pin EROM. | | | | | | | | | | | | | | | | 2 | DEN | 32 | If 1, delay | | MHI. | | | | | | | | | | | | | | 1 | DEN | 31 | If 1, delay | • | | | | | | | | | | | | | | | 0 | DEN | 30 | If 1, delay | pin ERA | MLO. | | | | | | | | | | | | | <sup>†</sup> The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. ‡ If the EXM pin is logic high at the time of reset, DB[15:8] is enabled regardless of the state of this bit. # 5.2 Register Settings (continued) ### Table 35. JTAG ID Register (32-Bit) | Bit | 31 | 30 | 29—28 | 27—19 | 18—12 | 11—0 | | | | | | | | | |-------|-------|-------------------------------------------------|------------------------------------------------------------------|------------------------------|--------------|--------------|--|--|--|--|--|--|--|--| | Field | PUR | SECUR | E ROM OPT | ROMCODE | DEVICE | 0x03B | | | | | | | | | | Bit | F | ield | Masi | k-Programma | ble Featur | es | | | | | | | | | | 31 | Р | UR F | Powerup reset of<br>0 = 5.0 V<br>1 = 3.3 V | ptions: | | | | | | | | | | | | 30 | SEC | | 0 = unsecured.<br>1 = secured. | | | | | | | | | | | | | 29—28 | 3 ROM | | 00 = 8K ROM.<br>01 = 16K ROM.<br>10 = 24K ROM.<br>11 = reserved. | | | | | | | | | | | | | 27—19 | ROM | ( | The user's ROM<br>calculated by the<br>codes from Table | following forn | | • • | | | | | | | | | | | | | ROMCODE ID = | 0x[(20 x first l | etter) + sec | cond letter] | | | | | | | | | | | | | | A—KZ (single<br>A—ZZ (dual C | | | | | | | | | | | | 18—1 | 2 DE | VICE I | | | | | | | | | | | | | | 11—C | 0) | 0x06 = DSP1606. 0x03B Fixed constant of 0x03B. | | | | | | | | | | | | | #### **Table 36. JTAG ROMCODE Letter Values** | ROMCODE Letter | Α | В | С | D | E | F | G | Н | J | K | L | М | N | Р | R | S | T | U | ٧ | W | |----------------|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----| | Value | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | ### Table 37. mwait (External Memory Wait-States Control) Register | | | | | | | _ | | | | | |-------|-------------|----------------|------|-------------|--------------------|------------------|--|--|--|--| | Bit | 15—12 | 11—8 | 7– | <b>-4</b> | 30 | | | | | | | Field | EROM[3:0] | ERAMHI[3:0] | 10[3 | 3:0] | ERAMLO[3:0] | | | | | | | Bit | Field | Value | | Description | | | | | | | | 15—12 | EROM[3:0] | From 0000 to 1 | 111 | Fror | n zero to 15 EROM | 1 wait-states. | | | | | | 11—8 | ERAMHI[3:0] | From 0000 to 1 | 1111 | Fror | n zero to 15 ERAM | IHI wait-states. | | | | | | 7—4 | IO[3:0] | | | | n zero to 15 IO wa | | | | | | | 3—0 | ERAMLO[3:0] | From 0000 to 1 | 1111 | Fror | n zero to 15 ERAM | ILO wait-states. | | | | | ### **5.2 Register Settings** (continued) Table 38. pgreg (Page Address) Register | | Bit | 15—0 | | |---|-------|-------|----------------------| | | Field | PAGE | | | Ī | Bit | Field | Description | | Т | 150 | PAGE | 16-bit page address. | Table 39. psw (Processor Status Word) Register | Bit | 15—12 | 11—10 | 9 | 8—5 | 4 | 3—0 | | | | | | |-------|------------|-------|---------------------------------------|--------------------------|------------|--------------------|--|--|--|--|--| | Field | DAU Flags | Res | a1[V] | a1[35:32] | a0[V] | a0[35:32] | | | | | | | Bit | Field | Value | | De | scription | 1 | | | | | | | 15—12 | DAU Flags† | WXXX | LMI—lo | gical minus w | /hen set ( | bit 35 = 1). | | | | | | | | | XWXX | LEQ-K | ogical equal v | vhen set | (bit $35:0 = 0$ ). | | | | | | | | | XXWX | LLV—logical overflow when set. | | | | | | | | | | | | XXXW | LMV—mathematical overflow when set. | | | | | | | | | | 1110 | Res | | Reserved—read as zero, write as zero. | | | | | | | | | | 9 | a1[V] | W | Accumu | ılator 1 ( <b>a1</b> ) o | verflow w | hen set. | | | | | | | 8—5 | a1[35:32] | WXXX | Accumu | ılator 1 ( <b>a1</b> ) b | it 35. | | | | | | | | | | XWXX | Accumu | ılator 1 ( <b>a1</b> ) b | it 34. | | | | | | | | | | XXWX | Accumu | ılator 1 ( <b>a1</b> ) b | it 33. | | | | | | | | | | XXXW | Accumu | ılator 1 ( <b>a1</b> ) b | it 32. | | | | | | | | 4 | a0[V] | W | Accumu | ılator 0 ( <b>a0</b> ) o | verflow w | /hen set. | | | | | | | 3—0 | a0[35:32] | WXXX | Accumulator 0 (a0) bit 35. | | | | | | | | | | | | XWXX | Accumulator 0 (a0) bit 34. | | | | | | | | | | | | XXWX | Accumu | lator 0 ( <b>a0</b> ) b | it 33. | | | | | | | | | | XXXW | Accumu | ılator 0 ( <b>a0</b> ) b | it 32. | | | | | | | <sup>†</sup> The DAU flags are set by multiply/ALU (F1), conditionals (F2), or ALU (F3) operations involving the accumulators. # 5.2 Register Settings (continued) Table 40. sbit<a—c> (IOP Status Bit) and cbit<a—c> (IOP Control Bit) Registers | sbit <ac< th=""><th>&gt; Registers</th><th></th><th></th><th>cbit<a-< th=""><th>-c&gt; Registers</th><th></th></a-<></th></ac<> | > Registers | | | cbit <a-< th=""><th>-c&gt; Registers</th><th></th></a-<> | -c> Registers | | |-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|-------|----------------------------------------------------------|---------------|-----------| | Bit | 15—8 | 7—0 | | Bit | 15—8 | 7—0 | | Field | DIR[7:0] | VALUE[7:0] | İ | Field | MODE[7:0] | DATA[7:0] | | sbit <a—c< th=""><th>&gt; and cbit<a-< th=""><th>-c&gt; Register F</th><th>ields</th><th>}</th><th></th><th></th></a-<></th></a—c<> | > and cbit <a-< th=""><th>-c&gt; Register F</th><th>ields</th><th>}</th><th></th><th></th></a-<> | -c> Register F | ields | } | | | | | DIR[n]‡ | DIR[n]‡ MODE[n]‡ | | | Action on IC | OP[n]‡ | | | 1 (Output) | 0 | | 0 | Clear | ··· | | | 1 (Output) | 0 | | 1 | Set | | | | 1 (Output) | 1 | | 0 | No chan | ge | | | 1 (Output) | 1 | | 1 | Toggle | 2 | | | 0 (Input) | х | | х | Input | | <sup>†</sup> Read-only. Any value written to this field is ignored. **Note:** Because the **sbit** and **cbit** registers have interrelated fields, and this section lists the register tables alphabetically, Table 40 duplicates the information in Table 30. $<sup>\</sup>ddagger 0 \le n \le 7$ . ### **5.2 Register Settings** (continued) Table 41. sioc (Serial I/O Control) Register | | | | | | | | | | 1 | | | | | | | | |-------|----------|----------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|----------------------------------------|-------------|-----------|-----------|-------------|----------|--|--|--|--|--|--| | Bit | 15 | 14 | 13 | 12 | 11 | 10—8 | 7—5 | 4 | 3—2 | 1—0 | | | | | | | | Field | DUAL | AOLD | AOCK | OLDP | OLDH | OLD | OCK | MSB | OLEN | ILEN | | | | | | | | | | T | | | ······································ | Descrip | tion | | | | | | | | | | | Bit | Field | | | | | Descrip | uon | | | | | | | | | | | 15 | DUAL | 0 = sing | le-chann | el mode | selected. | - 115811 | NO 54 -4 | 4h- : | aniatan (T | oblo 24\ | | | | | | | | ľ | | 1 = dual | -cnanne | mode s | elected. Th | e ueine: | option is | mack or | egister ( 1 | blo (see | | | | | | | | | | | | | dual-chan | inei mode | option is | mask-pr | ogramma | Die (see | | | | | | | | | | | tion 11.2 | | 119). | | | | | | | | | | | | | 14 | AOLD | | A is pass | | | | | | | | | | | | | | | | | | = SLDA is active. ) = SCKA is passive. | | | | | | | | | | | | | | | 13 | AOCK | 1 - | = SCKA is passive. = SCKA is active. | | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | | | | | | | | | 12 | OLDP | | = SLDA has 50% duty cycle (if active). | | | | | | | | | | | | | | | | | | 1 = SLDA is one SCKA clock cycle wide (if active). | | | | | | | | | | | | | | | 11 | OLDH | | 0 = SLDA is active on high-to-low transition. | | | | | | | | | | | | | | | | | | 1 = SLDA is active on low-to-high transition. | | | | | | | | | | | | | | | 10—8 | OLD | | equency | | | | | | | | | | | | | | | | | | = SCKA | | 100 = res | | | | | | | | | | | | | | | | = SCKA | | 101 = res<br>110 = res | | | | | | | | | | | | | | | | = SCKA<br>= SCKA | | 110 = res | | | | | | | | | | | | | | | | | | | erveu. | | | | | | | | | | | | 7—5 | OCK | <b>I</b> | requency<br>= fxtal ÷ | • | e):<br>100 = res | onrod | | | | | | | | | | | | | | 1 | = IX IAL ÷<br>= fxtal ÷ | | 100 = res | | | | | | | | | | | | | | | 1 | = IXTAL +<br>= fxtal + | | 100 = 100 | | | | | | | | | | | | | | | 1 | = reserve | | 111 = res | | | | | | | | | | | | | 4 | MSB | 1 | | | SB) first. | | | | | | | | | | | | | ** | MOD | | | | MSB) first. | | | | | | | | | | | | | 3—2 | OLEN | | | | hannel A o | nlv if dual | -channel | mode se | lected): | | | | | | | | | J—Z | CLLIV | | 8 bits. | , ( | 10 = 32 t | | | | , | | | | | | | | | | | 01 = 16 bits. | | | | | | | | | | | | | | | | 1—0 | ILEN | | - | n (for cha | annel A onl | y if dual-c | hannel n | node sele | cted): | | | | | | | | | 1 -0 | 15517 | Input data length (for channel A only if dual-channel mode selected): 00 = 8 bits. 10 = 32 bits. | | | | | | | | | | | | | | | | | | 1 | : 16 bits. | | 11 = rese | erved. | | | | | | | | | | | # **5.2 Register Settings** (continued) Table 42. sioce (Serial I/O Control Extended) Register | | | | 14 10 140 140 17 5 14 10 0 | | | | | | | | | | | | | |----------|--------|----------|---------------------------------------------------------------------------------------------|------------------------|--------------|--------------------------|------------|-----------|---------------|-----------|----------|--|--|--|--| | Bit | 15 | 14 | 13 | 12 | 11 | 10—8 | 7—5 | 4 | 32 | 1—0 | | | | | | | Field | D50 | AILD | AICK | ILDP | ILDH | ILD | ICK | LDD | OLENB | ILENB | | | | | | | | | r | | | • | | | | | | | | | | | | Bit | Field | | | | | | cription | | | | | | | | | | 15 | D50 | | | | | | | | egister, Tabl | le 41): | | | | | | | 1 | | | | | | tions occu | | | 1 & 1 1 & | | | | | | | | | | | | | set from ( | cnannei A | by 0.5 x | (1/cnan | nel A load fr | equency). | | | | | | | 14 | AILD | | SLDB is p | | | | | | | | | | | | | | | 41016 | | 1 = SLDB is active. | | | | | | | | | | | | | | 13 | AICK | 1 | = SCKB is passive.<br>= SCKB is active. | | | | | | | | | | | | | | | | | | | | | | | | | $\dashv$ | | | | | | 12 | ILDP | | | | ity cycle (i | τ active).<br>cle wide ( | if active | ` | | | | | | | | | 44 | " " | | | | | | | ). | | | | | | | | | 11 | ILDH | | D = SLDB is active on high-to-low transition. 1 = SLDB is active on low-to-high transition. | | | | | | | | | | | | | | 10—8 | ILD | | | ncy (if ac | | JII Hallold | JII. | | | | | | | | | | 10—8 | ILD | | | 10y (11 ac<br>(B ÷ 16. | | reserved | | | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | 0 | 11 = SC | <b>KB</b> ÷ 512 | . 111 = | reserved | | | | | | | | | | | 7—5 | ICK | | | ncy (if ac | | | | | | | | | | | | | | | | | L÷4. | | reserved | i <b>.</b> | | | | | | | | | | | | l l | | L ÷ 8. | | reserved | | | | | | | | | | | | | _ | 10 = fxtA | | | reserved | - | | | | | | | | | | <b>,</b> | | | 11 = rese | | | reserved | • | | | | | | | | | | 4 | LDD | - 1 | | | | e clock be | | t SIO bit | • | | | | | | | | | | | | | | th first SIC | | | | | | | | | | | 3—2 | OLENB | <b>I</b> | | | • | tput data | iength fo | or chann | el R: | | | | | | | | | | * | 00 = 8 bits. 10 = 32 bits.<br>01 = 16 bits. 11 = 48 bits. | | | | | | | | | | | | | | 1-0 | ILENB | | | | | out data le | anath for | channel | R· | | | | | | | | '0 | ILEIND | 1 | 0 = 8 bits | | | 32 bits. | angun ioi | onainie. | ٠, | | | | | | | | | | _ | 0 = 0 bit<br>0 = 16 bi | | | reserved. | | | | | | | | | | | | | | | • | | | | | | | | | | | | ### **5.2 Register Settings** (continued) Table 43. timerc (Timer Control) Register | Bit | 15 | 14 | 13 | 12 | 11—7 | 6 | 5 | 4 | 3—0 | | | | | |-------|-----|---------|--------------------------------|-----------------------------------------------------------------------------|------------|---------------|---------------|----------|-------------|--|--|--|--| | Field | Res | DISABLE | 1 RELOAD1 | T1EN | Res | DISABLE0 | RELOAD0 | TOEN | PRESCALE | | | | | | Bit | | Field | | | | Descr | iption | | | | | | | | 15 | | Res | Reserved—re | ad as ze | ero, write | as zero. | | | | | | | | | 14 | D | ISABLE1 | 0 = Timer1 clo | cks ena | bled. | | | | | | | | | | | | | 1 = Timer1 clo | = Timer1 clocks off (period register cannot be written with the clock off). | | | | | | | | | | | 13 | R | ELOAD1 | 0 = Timer1—0 | = Timer1—Count down and stop. | | | | | | | | | | | | | | 1 = Timer1—Repeat count cycle. | | | | | | | | | | | | 12 | | T1EN | 0 = Timer1—I | lold cur | rent coul | nt. | | | | | | | | | | | | 1 = Timer1—0 | Count to | ward zer | o. | | | | | | | | | 11—7 | | Res | Reserved—re | ad as ze | ero, write | as zero. | | | | | | | | | 6 | D | ISABLE0 | 0 = Timer0 clo | | | | | | | | | | | | | | | 1 = Timer0 clo | cks off | (period r | egister canno | ot be written | with the | clock off). | | | | | | 5 | R | ELOAD0 | 0 = Timer0 - 0 | Count do | wn and | stop. | | | | | | | | | | | | 1 = Timer0—Repeat count cycle. | | | | | | | | | | | | 4 | | T0EN | 0 = Timer0—l | | | | | | | | | | | | | | | 1 = Timer0( | Count to | ward zer | ro. | | | | | | | | | 3—0 | PI | RESCALE | SCALE See Table 44. | | | | | | | | | | | Table 44. timerc Register PRESCALE Field | PRESCALE | Frequency | For Example — Period at CKO† = 32.768 MHz | |----------|-----------|-------------------------------------------| | 0000 | CKO/2 | 61.0 ns | | 0001 | CKO/4 | 122.1 ns | | 0010 | CKO/8 | 244.1 ns | | 0011 | CKO/16 | 488.3 ns | | 0100 | CKO/32 | 976.6 ns | | 0101 | CKO/64 | 1.953 μs | | 0110 | CKO/128 | 3.906 µs | | 0111 | CKO/256 | 7.813 µs | | 1000 | CKO/512 | 15.625 μs | | 1001 | CKO/1024 | 31.25 μs | | 1010 | CKO/2048 | 62.5 μs | | 1011 | CKO/4096 | 125.0 µs | | 1100 | CKO/8192 | 250.0 μs | | 1101 | CKO/16384 | 500.0 μs | | 1110 | CKO/32768 | 1.0 ms | | 1111 | CKO/65536 | 2.0 ms | <sup>†</sup> The DSP1604/06 80-pin MQFP has no CKO pin. Use either XTALIN1 or XTALIN2. #### 5.3 Reset States Powerup reset occurs when power is applied to the DSP1604/06. Pin reset occurs when a high-to-low transition is applied to the RSTB pin. Table 45 shows how these resets affect the device. The following bit codes apply to this table: - Bit code indicates that this bit is unknown on powerup reset and unaffected on a subsequent pin (RSTB) reset. - Bit code S indicates that this bit shadows the PC. - Bit code P indicates that this bit reflects the value on its corresponding input pin. It is unaffected by subsequent pin (RSTB) resets. It is cleared to zero on powerup reset. - Bit code C indicates that this bit is not changed during pin (RSTB) reset; it holds its previous value. **Table 45. Register States After Reset** | Register | Bits 15—0 | Register | Bits 15—0 | Register | Bits 15—0 | |----------|-----------------------------------------|--------------|-----------------------------------------|----------|---------------------| | a0 | | • ioc | 0000 0000 0000 0000 | rb | 0000 0000 0000 0000 | | a0l | • • • • • • • • • • • • • • • • • • • • | • j | •••• | re | 0000 0000 0000 0000 | | a1 | | • jtag | •••• | sbita | 0000 0000 PPPP PPPP | | a1l | • • • • • • • • • • • • • • • • • • • • | k | •••• | sbitb | 0000 0000 PPPP PPPP | | alf | 00 | • mwait | 1111 1111 1111 1111 | sbitc | 0000 0000 PPPP PPPP | | auc | 0000 0000 0000 00 | 00 p | •••• | sdx0 | •••• | | c0 | •••• | PC PC | 0000 0000 0000 0000 | sdx1 | •••• | | c1 | • • • • • • • • • • • • • • • • • • • • | pgreg | •••• | sdx2 | •••• | | c2 | • • • • • • • • • • • • • • • • • • • • | • pi | SSSS SSSS SSSS | sioc | 0000 0000 0000 0000 | | cbita | • • • • • • • • • • • • | pl pl | • • • • • • • • • • • • • • • • • • • • | sioce | 0000 0000 0000 0000 | | cbitb | | • pr | • • • • • • • • • • • • • • • • • • • • | timer0† | 0000 0000 0000 0000 | | cbitc | • • • • • • • • • • • • • • • • • • • • | psw | •••• 00•• •••• | timer1† | 0000 0000 0000 0000 | | cloop | 0000 0000 0 • • • • | pt pt | •••• | timerc | 0000 0000 0000 0000 | | drc | cccc cccc cccc cc | cc r0 | •••• | х | •••• | | | • • • • • • • • • • • • • • • • • • • • | ·• r1 | •••• | у | •••• | | inc | 0000 0000 0000 00 | 00 <b>r2</b> | • • • • • • • • • • • • • • • • • • • • | ybase | •••• | | ins | 0111 0101 0101 00 | LO <b>r3</b> | • • • • • • • • • • • • • • • • • • • • | yl | •••• | <sup>†</sup> Note that the counters of the timers, but not the timer period registers, are cleared at reset. (An instruction that writes data to timer<0,1> loads both the counter and the period register.) The following sequence loads a random count from the period register into the counter, and counts it down: <sup>1.</sup> Device reset. <sup>2.</sup> Enable timer in RELOAD mode (without writing to timer<0,1>). #### 5.4 Instruction Set Formats This section defines the hardware-level encoding of the DSP1604/06 instructions. ### 5.4.1 Multiply/ALU Instructions #### Table 46. Format 1: Multiply/ALU Read/Write Group | Field | | | Т | | | D | S | | F | :1 | | X | | | Y | | |-------|----|----|----|----|----|----|---|---|---|----|---|---|---|---|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Table 47. Format 1a: Multiply ALU Read/Write Group | Field | | | Т | | | aΤ | S | | F1 | | | | | Υ | | | |-------|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Table 48. Format 2: Multiply/ALU Read/Write Group | Field | | | Т | | | D | S | | F1 | | | Х | | Z | | | |-------|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Table 49. Format 2a: Multiply/ALU Read/Write Group | Field | | | Т | | | aΤ | S | | F | 1 | | Х | | : | Z | | |-------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### **5.4.2 Special Function Instructions** ### Table 50. Format 3: F2 ALU Special Functions | Field | | | Т | | | D | S | | F | 2 | | | | CON | 1 | | |-------|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Table 51. Format 3a: F3 ALU Operations | | Field | | | Т | | | D | S | | F | 3 | | SF | C2 | ā₹ | 0 | 1 | |---|-------|----|----|----|----|----|----|---|---|---|---|---|----|----|----|---|---| | ľ | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### **5.4.3 Control Instructions** ### Table 52. Format 4: Branch Direct Group | F | ield | | - | ſ | | | | | • | | J. | A | | | | | | |---|------|----|----|----|----|----|----|---|---|---|----|---|---|---|---|---|---| | ı | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | **AT&T Microelectronics** 62 0050026 0016477 629 ### **5.4 Instruction Set Formats** (continued) #### **5.4.3 Control Instructions** (continued) Table 53. Format 5: Branch Indirect Group | | Field | | | Т | | | | В | | | | Re | ser | /ed | | | 0 | |---|-------|----|----|----|----|----|----|---|---|---|---|----|-----|-----|---|---|---| | ſ | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Table 54, Format 6: Conditional Branch Qualifier | Field | | | Т | | | SI | | Rese | erve | t | | | C | ON | | | |-------|----|----|----|----|----|----|---|------|------|---|---|---|---|----|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Note: A branch instruction immediately follows the qualifier. #### 5.4.4 Data Move Instructions Table 55. Format 7: Data Move Group | Field | | | Т | | | a⊤ | | | F | ٦ | | | | Y | /Z | | |-------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Table 56. Format 8: Data Move (16-Bit Immediate Operand — 2 Words) | Field | | | Т | | | D | | | F | 7 | | | F | Rese | erve | b | |-------|----|---------------------------------|----|----|----|----|---|---|---|---|---|---|---|------|------|---| | | | 16-bit Immediate Operand (IM16) | | | | | | | ) | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Table 57. Format 9: Short Immediate Group | Field | | | Т | | | | I | 9-k | oit Sh | nort I | mme | ediat | e Op | erar | nd (II | <b>/</b> 19) | |-------|----|----|----|----|----|----|---|-----|--------|--------|-----|-------|------|------|--------|--------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Table 58. Format 9a: Direct Addressing | Field | | | Т | | | R/W | | DR | [3:0] | | 1 | | OI | FFS | ET | | |-------|----|----|----|----|----|-----|---|----|-------|---|---|---|----|-----|----|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### 5.4.5 Cache Instructions Table 59. Format 10: Do/Redo | Field | | _ | Т | | | | N | 11 | | | | | K | | | | |-------|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | **AT&T Microelectronics** 63 ### **5.4 Instruction Set Formats** (continued) #### 5.4.6 Field Descriptions **T Field:** Specifies the type of instruction. Table 60. T Field | Т | Operation | ALU<br>Type | Format | |-------|-------------------------------|-----------------|--------| | 0000x | goto JA | | 4 | | 00010 | short IM9 j, k, rb, re | | 9 | | 00011 | short IM9 r0, r1, r2, r3 | | 9 | | 00100 | Y = a1[I] | F1 <sup>†</sup> | 1 | | 00101 | Z:aT[I] | F1 | 2a | | 00110 | Υ | F1 | 1 | | 00111 | aT[I] = Y | F1 | 1a | | 01000 | Bit $0 = 0$ , $aT = R$ | | 7 | | 01000 | Bit $0 = 1$ , $aTI = R$ | | 7 | | 01001 | Bit $10 = 0$ , $R = a0$ | | 7 | | 01001 | Bit $10 = 1$ , $R = a01$ | | 7 | | 01010 | R = IM16 | | 8 | | 01011 | Bit $10 = 0$ , $R = a1$ | | 7 | | 01011 | Bit $10 = 1$ , $R = a11$ | | 7 | | 01100 | Y = R | | 7 | | 01101 | Z:R | | 7 | | 01110 | Do, Redo | | 10 | | 01111 | R = Y | | 7 | | 1000x | call JA | | 4 | | 10010 | ifc CON | F2‡ | 3 | | 10011 | if CON | F2 | 3 | | 10100 | Y = y[l] | F1 | 1 | | 10101 | Z:y[l] | F1 | 2 | | 10110 | X = Y | F1 | 1 | | 10111 | y[i] = Y | F1 | 1 | | 11000 | Bit $0 = 0$ , branch indirect | | 5 | | 11000 | Bit 0 = 1 | F3§ | 3a | | 11001 | y = a0, x = X | | 1 | | 11010 | Conditional branch qualifier | | 6 | | 11011 | y = a1, x = X | F1 | 1 | | 11100 | Y = a0[I] | F1 | 1 | | 11101 | Z:y, x = X | F1 | 2 | | 11110 | Bit $5 = 0$ , reserved | | 9a | | 11110 | Bit 5 = 1, direct addressing | | 9a | | 11111 | y = Y, x = X | F1 | 1 | <sup>†</sup> See Table 66 on page 65. aT Field: Specifies a transfer accumulator. Table 61. aT Field | аТ | Register | | |----|---------------|--| | 0 | Accumulator 1 | | | 1 | Accumulator 0 | | **B Field:** Specifies the type of branch instruction. Table 62. B Field | В | Operation | | |-----|-----------|--| | 000 | return | | | 001 | ireturn | | | 010 | goto pt | | | 011 | call pt | | | 1XX | Reserved | | **CON Field:** Specifies the condition for special functions and conditional control instructions. Table 63, CON Field | CON | Condition | CON | Condition | |-------|-----------|-------|-----------| | 00000 | mi | 10000 | gt | | 00001 | pl | 10001 | le | | 00010 | eq | 10010 | Reserved | | 00011 | ne | 10011 | Reserved | | 00100 | lvs | 10100 | Reserved | | 00101 | lvc | 10101 | Reserved | | 00110 | mvs | 10110 | Reserved | | 00111 | mvc | 10111 | Reserved | | 01000 | heads | 11000 | Reserved | | 01001 | tails | 11001 | Reserved | | 01010 | c0ge | 11010 | npint | | 01011 | c0lt | 11011 | njint | | 01100 | c1ge | 11100 | Reserved | | 01101 | c1lt | 11101 | Reserved | | 01110 | true | 11110 | Reserved | | 01111 | false | 11111 | Reserved | D Field: Specifies a destination register. Table 64. D Field | D | Register | | |---|---------------|--| | 0 | Accumulator 0 | | | 1 | Accumulator 1 | | 64 AT&T Microelectronics **■** 0050026 0016479 4T1 **■** <sup>‡</sup> See Table 67 on page 65. <sup>§</sup> See Table 68 on page 65. ### 5.4 Instruction Set Formats (continued) 5.4.6 Field Descriptions (continued) DR Field: Specifies the data register. Table 65. DR Field | DR Value | Register | |----------|----------| | 0000 | r0 | | 0001 | r1 | | 0010 | r2 | | 0011 | r3 | | 0100 | a0 | | 0101 | a0l | | 0110 | a1 | | 0111 | a1l | | 1000 | у | | 1001 | yl | | 1010 | р | | 1011 | pl | | 1100 | x | | 1101 | pt | | 1110 | pr | | 1111 | psw | **F1 Field:** Specifies the multiply/ALU function. Table 66. F1 Field | F1 | Operation | | |------|-------------|-----------| | 0000 | aD = p | p = x * y | | 0001 | aD = aS + p | p = x * y | | 0010 | | p = x * y | | 0011 | aD = aS - p | p = x * y | | 0100 | aD = p | | | 0101 | aD = aS + p | | | 0110 | nop | | | 0111 | aD = aS – p | | | 1000 | aD = aS l y | | | 1001 | aD = aS ^ y | | | 1010 | aS & y | | | 1011 | aS – y | | | 1100 | aD = y | | | 1101 | aD = aS + y | | | 1110 | aD = aS & y | | | 1111 | aD = aS - y | | **F2 Field:** Specifies the special function to be performed. Table 67. F2 Field | F2 | Operation | |------|---------------| | 0000 | aD = aS >> 1 | | 0001 | aD = aS << 1 | | 0010 | aD = aS >> 4 | | 0011 | aD = aS << 4 | | 0100 | aD = aS >> 8 | | 0101 | aD = aS << 8 | | 0110 | aD = aS >> 16 | | 0111 | aD = aS << 16 | | 1000 | aD = p | | 1001 | aDh = aSh + 1 | | 1010 | aD = ~aS | | 1011 | aD = rnd(aS) | | 1100 | aD = y | | 1101 | aD = aS + 1 | | 1110 | aD = aS | | 1111 | aD = -aS | F3 Field: Specifies the operation in an F3 ALU instruction. Table 68. F3 Field | F3 | Operation | |------|---------------------------------| | 1000 | aD = aS[h, l] (aT, IM16, p) | | 1001 | $aD = aS[h, l] ^ (aT, IM16, p)$ | | 1010 | aS[h, l] & (aT, IM16, p) | | 1011 | aS[h, l] - (aT, IM16, p) | | 1101 | aD = aS[h, l] + (aT, IM16, p) | | 1110 | aD = aS[h, l] & (aT, lM16, p) | | 1111 | aD = aS[h, l] - (aT, IM16, p) | **I Field:** Specifies a register for short immediate data move instructions. Table 69. I Field | I | Register | |----|----------| | 00 | r0/j | | 01 | r1/k | | 10 | r2/rb | | 11 | r3/re | ### 5.4 Instruction Set Formats (continued) 5.4.6 Field Descriptions (continued) JA Field: 12-bit jump address. **K Field:** Number of times the NI instructions in cache are to be executed. Zero specifies use of value in **cloop** register. **NI Field:** Number of instructions to be loaded into the cache. Zero implies **redo** operation. R Field: Specifies the register for data move instructions. Table 70. R Field | R | Condition | R | Condition | |--------|-----------|--------|-----------| | 000000 | r0 | 100000 | inc | | 000001 | r1 | 100001 | ins | | 000010 | r2 | 100010 | Reserved | | 000011 | r3 | 100011 | Reserved | | 000100 | j | 100100 | cloop | | 000101 | k | 100101 | mwait | | 000110 | rb | 100110 | drc | | 000111 | re | 100111 | Reserved | | 001000 | pt | 101000 | cbita | | 001001 | pr | 101001 | sbita | | 001010 | pi | 101010 | ioc | | 001011 | j | 101011 | jtag | | 001100 | р | 101100 | Reserved | | 001101 | pl | 101101 | Reserved | | 001110 | Reserved | 101110 | Reserved | | 001111 | Reserved | 101111 | Reserved | | 010000 | x | 110000 | a0 | | 010001 | У | 110001 | a0l | | 010010 | yl i | 110010 | a1 | | 010011 | auc | 110011 | a1l | | 010100 | psw | 110100 | timerc | | 010101 | c0 | 110101 | timer0 | | 010110 | c1 | 110110 | cbitb | | 010111 | c2 | 110111 | sbitb | | 011000 | sioc | 111000 | cbitc | | 011001 | sioce | 111001 | sbitc | | 011010 | sdx0 | 111010 | timer1 | | 011011 | pgreg | 111011 | sdx1 | | 011100 | Reserved | 111100 | sdx2 | | 011101 | Reserved | 111101 | Reserved | | 011110 | Reserved | 111110 | Reserved | | 011111 | ybase | 111111 | alf | **R/W Field:** A 1 specifies a read, DR = \*(OFFSET). A 0 specifies a write, \*(OFFSET) = DR. S Field: Specifies a source accumulator. Table 71. S Field | D | Register | |---|---------------| | 0 | Accumulator 0 | | 1 | Accumulator 1 | SI Field: Specifies when the conditional branch qualifier instruction should be interpreted as a software interrupt instruction. (Reserved for AT&T hardware development system use.) Table 72. SI Field | SI | Operation | | |----|--------------------------|--| | 0 | Not a software interrupt | | | 1 | Software interrupt | | **SRC2 Field:** Specifies operands in an F3 ALU instruction. Table 73. SRC2 Field | SRC2 | Operands | |------|-----------| | 00 | aSI, IM16 | | 01 | aSh, IM16 | | 10 | aS, aT | | 11 | aS, p | **X Field:** Specifies the addressing of ROM data in the two-operand multiply/ALU instructions. Specifies the high- or low-half of an accumulator or the **y** register in one-operand multiply/ALU instructions. Table 74. X Field | Х | Operation | | | | | | | | | |---|--------------------------|--|--|--|--|--|--|--|--| | - | Two-Operand Multiply/ALU | | | | | | | | | | 0 | *pt++ | | | | | | | | | | 1 | *pt++<br>*pt++i | | | | | | | | | | ( | One-Operand Multiply/ALU | | | | | | | | | | 0 | aTI, yl | | | | | | | | | | 1 | aTh, yh | | | | | | | | | # **5.4 Instruction Set Formats** (continued) ### 5.4.6 Field Descriptions (continued) **Y Field:** Specifies the form of register-indirect addressing with postmodification. Table 75. Y Field | Y | Operation | |------|-----------| | 0000 | *r0 | | 0001 | *r0++ | | 0010 | *r0 | | 0011 | *r0++j | | 0100 | *r1 | | 0101 | *r1++ | | 0110 | *r1 | | 0111 | *r1++j | | 1000 | *r2 | | 1001 | *r2++ | | 1010 | *r2 | | 1011 | *r2++j | | 1100 | *r3 | | 1101 | *r3++ | | 1110 | *r3 | | 1111 | *r3++j | **Z Field:** Specifies the form of register-indirect compound addressing with postmodification. Table 76. Z Field | Z | Operation | |------|-----------| | 0000 | *r0zp | | 0001 | *r0pz | | 0010 | *r0m2 | | 0011 | *r0jk | | 0100 | *r1zp | | 0101 | *r1pz | | 0110 | *r1m2 | | 0111 | *r1jk | | 1000 | *r2zp | | 1001 | *r2pz | | 1010 | *r2m2 | | 1011 | *r2jk | | 1100 | *r3zp | | 1101 | *r3pz | | 1110 | *r3m2 | | 1111 | *r3jk | ### **6 Device Requirements and Characteristics** This section describes DSP1604/06 device requirements and characteristics. #### 6.1 Absolute Maximum Ratings Stresses in excess of the Absolute Maximum Ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to Absolute Maximum Ratings for extended periods can adversely affect device reliability. Absolute Maximum Ratings are the limiting conditions that can be applied to all variations of circuit and environmental conditions without the occurrence of permanent damage. External leads can be bonded and soldered safely at temperatures of up to 300 °C. **Table 77. Maximum Package Rating Parameters and Values** | Parameter | Min | Max | Unit | |-------------------------------------------|------|-----------|------| | Voltage on Any Pin with Respect to Ground | -0.5 | VDD + 0.5 | ٧ | | Power Dissipation | | 1 | W | | Ambient Temperature | -40 | 85 | °C | | Storage Temperature | -65 | 150 | °C | ### 6.2 Handling Precautions All MOS devices must be handled with certain precautions to avoid damage due to the accumulation of static charge. Although input protection circuitry has been incorporated into the devices to minimize the effect of this static build-up, proper precautions should be taken to avoid exposure to electrostatic discharge during handling and mounting. AT&T employs a human-body model for ESD susceptibility testing. Because the failure voltage of electronic devices is dependent on the current, voltage, and hence, the resistance and capacitance, it is important that standard values be employed to establish a reference by which to compare test data. Values of 100 pF and 1500 $\Omega$ are the most common and are the values used in the AT&T human-body model test circuit. The breakdown voltage for the DSP1604/06 is greater than 2000 V. AT&T Microelectronics 68 **■** 0050026 0016483 922 **■** # 6 Device Requirements and Characteristics (continued) ### **6.3 Recommended Operating Conditions** Table 78. Recommended Voltage and Temperature | Minimum<br>Instruction<br>Cycle Time | Temperature<br>Class | Vol | oply<br>tage<br>o (V) | Ambient<br>Temperature<br>TA (°C) | | | |--------------------------------------|----------------------|-----|-----------------------|-----------------------------------|-----|--| | (TMIN) | | Min | Max | Min | Max | | | 25 ns | Commercial | 4.5 | 5.5 | 0 | 70 | | | 30 ns | Industrial | 4.5 | 5.5 | -40 | 85 | | | 31.25 ns | Industrial | 3.0 | 3.6 | -40 | 85 | | ### **6.4 Decoupling Requirements** Install a high-quality ceramic 0.01 pF capacitor between each VDD pin and ground. Install each capacitor as close as possible to the DSP1604/06 package. Also, install an additional 0.47 $\mu$ F—1.0 $\mu$ F capacitor at only one of the VDD pins. ### 6.5 Package Thermal Considerations The recommended operating temperature specified in Table 78 is based on the maximum power, package type, and maximum junction temperature. The following equation describes the relationship between these parameters. The maximum power for certain applications may be less than the worst-case value; this relationship can be used to determine the maximum ambient temperature allowed. $$TA = TJ - P \times \Theta JA$$ Maximum Junction Temperature (TJ) ..... 125 °C Maximum Thermal Resistance in Still-air-ambient (ΘJA): 80-pin MQFP . . . . . 58 °C/W 84-pin PLCC . . . . . 40 °C/W 100-pin TQFP . . . . . 64 °C/W # 7 Electrical Requirements and Characteristics The following electrical requirements and characteristics are preliminary and subject to change. Electrical requirements refer to conditions imposed on the user for proper operation of the device. Electrical characteristics refer to the behavior of the device under conditions specified in Section 6, Device Requirements and Characteristics. Tables 79, 80, and 81 describe the valid electrical parameters of these conditions. **Table 79. Electrical Requirements** | Parameter | | | V <sub>DD</sub> = 4.5 | V to 5.5 V | <b>V</b> DD = <b>3.0</b> | Unit | | |-------------------------------|------|--------|-----------------------|------------|--------------------------|------|---| | | | Symbol | TMIN = 25 r | s or 30 ns | TMIN = 3 | | | | | | | Min | Max | Min | Max | | | Input Voltage (except clocks, | | | | | | | | | INTB, RSTB): | Low | VIL | _ | 0.8 | _ | 0.8 | V | | , | High | Vıн | 2.0 | | 2.0 | _ | V | | Input Voltage (INTB): | Low | VIL | | 0.6 | _ | 0.6 | V | | | High | ViH | VDD - 0.5 | | VDD - 0.3 | _ | V | | Input Voltage (RSTB): | Low | VIL | | 0.5 | | 0.5 | V | | 3- ( | High | Vін | VDD - 0.5 | _ | $V_{DD} - 0.3$ | | V | Note: For information about input buffer power dissipation, see Section 7.2. **Table 80. Electrical Characteristics** | | | <b>V</b> <sub>DD</sub> = 4.5 | V to 5.5 V | $V_{DD} = 3.0$ | Unit | | |------------------------------------------------|--------|------------------------------|------------|----------------|------|------| | Parameter | Symbol | TMIN = 25 r | s or 30 ns | TMIN = 3 | | | | | | Min | Max | Min | Max | | | Output Low Voltage: | | | | | | | | Low (lo <sub>L</sub> = 2.0 mA) | Vol | | 0.4 | — | 0.4 | V | | Low (lo <sub>L</sub> = 50 μA) | Vol | | 0.2 | — | 0.2 | V | | Output High Voltage: | | | | | | | | High ( $loh = -2.0 \text{ mA}$ ) | Vон | VDD - 0.7 | | VDD - 0.7 | | V | | High (Ioн = −50 μA) | Vон | V <sub>DD</sub> – 0.2 | _ | VDD - 0.2 | _ | V | | Output Tristate Current, | | | | | | | | $V_{DD} = V_{DD} (max)$ : Low $(V_{IL} = 0 V)$ | lozL | -10 | _ | -10 | | μΑ | | High [Vін = Vоо (max)] | lozн | _ | 10 | <del></del> | 10 | μΑ | | Schmitt Trigger Hysteresis: INTB | VIHL | 300 | 600 | 300 | 600 | mV | | RSTB | VIHL | 1.8 | 2.2 | 1.8 | 2.2 | V | | VDDPU | VIHL | 150 | 160 | 280 | 320 | mV | | Input Capacitance | Cı | | 10 | | 10 | pF | | Power-loss Detect Circuit: | | | | | | | | Upper Threshold — VDDPU | VREC | 3.9 | 4.5 | 2.7 | 3.0 | V | | Lower Threshold — VDDPU | | 3.6 | 4.2 | 2.5 | 2.8 | V | | Slew Rate: VDDPU Rise | | _ | 1 | | 1 | V/ms | | VDDPU Fall | 1 | | 1 | | 1 | V/ms | | Input Current: VDDPU | lpu | 200 | 320 | 200 | 320 | μА | # 7 Electrical Requirements and Characteristics (continued) Figure 13. Plot of VoH vs. IOH Under Typical Operating Conditions Figure 14. Plot of Vol vs. Iol Under Typical Operating Conditions # 7 Electrical Requirements and Characteristics (continued) **Table 81. Electrical Requirements for Clocks** | ĺ | | | | V <sub>DD</sub> = 4.5 V to 5.5 V | | | | $V_{DD} = 3.0 \text{ V t}$ | | | |--------------------------------------------|------------------------------------------------------------------------------------------------|-------------|------------|----------------------------------|----------|----------------------------|-----|----------------------------|----------|--------| | | Parameter | | Symbol | Тмін = 25 ns | | Тмін = 30 ns | | TMIN = 31.25 ns | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | XTAL1IN Input Voltage: | Low<br>High | VIL<br>VIH | <br>VDD - 0.5 | 0.6 | —<br>V <sub>DD</sub> – 0.5 | 0.6 | <br>V <sub>DD</sub> – 0.3 | 0.6 | V<br>V | | | Frequency Range of Fundamental Mode Crystal | | fx | 5 | 40 | 5 | 33 | 5 | 32 | MHz | | High-<br>frequency<br>Crystal <sup>†</sup> | Series Resistance of<br>Fundamental Mode Crystal<br>(pins: XTAL1IN, XTAL1OUT) | | Rs | _ | 40 | _ | 40 | _ | 40 | Ω | | | Mutual Capacitance of Fundamental Mode Crystal (includes board parasitic capacitance) | | Со | | 7 | _ | 7 | _ | 7 | pF | | | XTAL2IN Input Voltage: | Low<br>High | VIL<br>Vih | —<br>VDD – 0.5 | 0.5<br>— | —<br>VDD — 0.5 | 0.5 | <br>Vdd - 0.3 | 0.5<br>— | V<br>V | | | Frequency Range of<br>Fundamental Mode Crystal | | fx | 100 | 600 | 100 | 600 | 100 | 600 | kHz | | Low-<br>frequency<br>Crystal‡ | Series Resistance of<br>Fundamental Mode Crystal<br>(pins: XTAL2IN, XTAL2OUT) | | Rs | | 100 | | 100 | _ | 100 | Ω | | | Mutual Capacitance of<br>Fundamental Mode Crystal<br>(includes board parasitic<br>capacitance) | | Со | _ | 500 | _ | 500 | _ | 500 | pF | <sup>†</sup> If the external crystal option has been chosen, connect an external capacitor between each pad (XTAL1IN and XTAL1OUT) and ground. C1 = C2 = 30 pF. **Note:** For more information about crystal oscillators, see Section 9, Crystal Oscillator Electrical Requirements and Characteristics. <sup>‡</sup> If the low-frequency crystal option has been chosen, connect an external capacitor between each crystal lead and ground. $C_1 = C_2 = 150$ pF. Also, the user must install two resistors. Connect one resistor between pin XTAL2IN and one of the crystal's leads; Rs = 500 $\Omega$ . Connect another resistor between the two crystal leads; Rf = 10 M $\Omega$ . 73 ## 7 Electrical Requirements and Characteristics (continued) #### 7.1 Typical Power Dissipation Power dissipation is highly dependent on program activity and the frequency of operation. Table 82 lists typical power dissipation for a selected application. These electrical characteristics are preliminary and are subject to change. The power dissipation listed in Table 82 is for internal power dissipation only with VDDPU connected to ground and the I/O pins at quiescent levels. **Table 82. Internal Power Dissipation** | Power | | Reg | ister Cont | ents | | fXTAL1IN | fXTAL2IN | VDD | DSP1604 | DSP1606 | | |-----------------------|-------------|--------|------------|--------|--------|----------|----------|-----|------------------|------------------|------| | Dissipation Parameter | XTAL1 | ioc | alf | timerc | Timers | (MHz) | (kHz) | (V) | Typical<br>Value | Typical<br>Value | Unit | | | | | | | | 40 | 512 | 5.0 | 367 | 373 | mW | | Active† | Enabled | 0x0C00 | _ | _ | _ | 33 | 512 | 5.0 | 310 | 313 | mW | | | | | | | | | 312 | 3.3 | 121 | 124 | mW | | | | | | 0x4040 | Off | _ | 512 | 5.0 | 3.0 | 3.0 | mW | | Low-power | Disabled | 0x3C00 | 0xC000 | 0,4040 | 5 | | 312 | 3.3 | 0.4 | 0.3 | mW | | Standby | Dioabioa | 0,0000 | 0,0000 | 0x3036 | On | | 512 | 5.0 | 6.5 | 6.7 | mW | | | | | | 0,0000 | On | _ | 512 | 3.3 | 1.8 | 1.8 | mW | | Reset‡ | <del></del> | | _ | | _ | 0 | 0 | 5.0 | TBD | TBD | mW | | 1.00011 | | | | U U | | TBD | TBD | mW | | | | <sup>†</sup> Active power dissipation is measured while the DSP is executing an FIR filter program from one bank of memory. Total power dissipation can be calculated on the basis of the application by adding $C \times V_{DD}^2 \times f \times p$ for each output, where C is the additional load capacitance, f is the frequency of the output, and p is the percentage of activity. #### 7.2 Input and I/O Buffer Power Dissipation Power dissipation due to the input and I/O buffers is highly dependent on the input voltage level. At full CMOS levels, essentially no dc current is drawn. However, for levels near the threshold of 1.4 V, high current can flow. Therefore, all unused input pins should be tied inactive to VDD or Vss, and all unused I/O pins should be tied inactive through a 10 k $\Omega$ resistor to VDD or Vss. Tables 83 and 84 show the input buffer power dissipation for 43 inputs biased at dc level, VIN, with VDD at 5.0 V. **Table 83. Input Buffer Maximum Power Dissipation** | VIN (V) | 5.0 | 3.6 | 2.8 | 2.4 | 2.0 | 1.4 | 0.8 | 0.4 | 0 | |---------|------|------|-----|-----|-----|------|-----|-----|------| | PD (mW) | <1.0 | 13.5 | 140 | 180 | 180 | High | 80 | 7.5 | <1.0 | WARNING: The device needs to be clocked for at least six fxTAL1 cycles during reset after powerup; otherwise, high current may flow. Table 84. Schmitt Trigger Input Buffer Maximum Power Dissipation | VIN (V) | 5.0 | 3.6 | 2.8 | 2.4 | 2.0 | 1.4 | 0.8 | 0.4 | 0 | |---------|------|------|-----|-----|-----|-----|-----|-----|------| | PD (mW) | <1.0 | 13.5 | 140 | 180 | 180 | 180 | 80 | 7.5 | <1.0 | <sup>‡</sup> RSTB active (held low). ## **8 Timing Requirements and Characteristics** Requirements are restrictions on the external device connected to the DSP1604/06. Characteristics are properties of the DSP1604/06. For details, see Section 6, Device Requirements and Characteristics, and Section 7, Electrical Requirements and Characteristics. The characteristics listed are valid under the following conditions: - Vss = 0 V, $Vdd = 5.0 \text{ V} \pm 0.5 \text{ V}$ , $Ta = 0 ^{\circ}\text{C}$ to 70 $^{\circ}\text{C}$ , Cload = 50 pF, Tmin = 25 ns - Vss = 0 V, Vdd = $5.0 \text{ V} \pm 0.5 \text{ V}$ , Ta = $-40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ , Cload = 50 pF, TMIN = 30 ns - $V_{SS} = 0$ V, $V_{DD} = 3.3$ V $\pm 0.3$ V, $T_{A} = -40$ °C to +85 °C, Cload = 50 pF, TMIN = 31.25 ns Output characteristics can be derated as a function of load capacitance (CL): - For all rising edge outputs, dt/dCL ≤ 0.06 ns/pF for 0 ≤ CL ≤ 100 pF at 2.0 V - For all falling edge outputs, dt/dCL ≤ 0.05 ns/pF for 0 ≤ CL < 100 pF at 0.8 V</p> For example, the derating for a time delay that includes a rising edge with an external load of 20 pF is as follows: $$\Delta t = (C_L - C_{LOAD}) dt/dC_L = (20 - 50) 0.06 = -1.8 \text{ ns}$$ **Table 85. Test Conditions** | Test Conditions for Inputs | Test Conditions for Outputs | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | Rise and fall times of 4 ns or less. | CLOAD = 50 pF. | | Timing reference levels for delays = VIH, VIL. | Timing reference levels for delays = VOH, VOL. Tristate delays are measured to the high-impedance state of the output driver. | For definitions of the VIH, VIL, VOH, and VOL labels, see Table 79 on page 70. In this section's timing diagrams, these labels distinguish inputs and outputs. #### 8.1 Input Clock Options The input clocks to the DSP1604/06 allow for the use of either CMOS level input signals or an internal crystal oscillator with an external crystal. This allows the user to select either both clock inputs to use the internal crystal oscillators, one clock input to use the internal oscillator and the other to have a CMOS level external input, or both clock inputs driven by external CMOS level clock signals. **Note:** In the following sections, all timing requirements and characteristics are given for the three device speed options, TMIN = 25 ns, TMIN = 30 ns, and TMIN = 31.25 ns, where TMIN is the minimum instruction cycle time (see Table 81 on page 72). #### 8.2 DSP Clock Generation \* If the low-frequency clock is selected, the signal shown is XTAL2IN. Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 15. I/O Clock Timing Diagram Note: For Tables 86 to 125, TMIN is the minimum instruction cycle time (see Section 8.1 on page 74). **Table 86. Timing Requirements for Input Clock** | | | V | DD = 4.5 | V to 5.5 | VDD = 3.0 | | | | |-----|----------------------------------|--------------|----------|--------------|-----------|-----------------|-----|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t1 | Clock In Period (low to low) | 25 | _* | 30 | _* | 31.25 | _* | ns | | t2 | Clock In Low Time (low to high) | 11 | | 13 | _ | 14 | | ns | | t3 | Clock In High Time (high to low) | 11 | _ | 13 | | 14 | | ns | <sup>\*</sup> Device is fully static; t1 is tested at 125 ns, and memory hold time is tested at 0.1 s. Table 87. Timing Requirements for Input Clock and Output Clock | | | Vı | DD = 4.5 | V to 5.5 | VDD = 3.0 | | | | |-----|-------------------------------------|-----|--------------|----------|--------------|-------|-----------------|----| | Ref | ef Parameter | | TMIN = 25 ns | | Тмін = 30 ns | | TMIN = 31.25 ns | | | | | Min | Max | Min | Max | Min | Max | | | t4 | Clock Out High Delay (high to high) | _ | 21 | _ | 24 | _ | 25 | ns | | t5 | Clock Out Low Delay (low to low) | _ | 21 | | 24 | _ | 25 | ns | | t6 | Clock Out Period (low to low) | 25 | _ | 30 | | 31.25 | | ns | <sup>†</sup> Free-running clock; CKO may be inverted with respect to XTAL1IN. Wait-stated clock. <sup>§</sup> W = number of wait-states. #### 8.3 Powerup Reset (Assuming VDDPU Is Disabled) The DSP1604/06 has a powerup reset circuit that automatically clears the JTAG controller upon powerup. If the supply voltage falls below the VDD minimum value, a reset is required—the JTAG controller must be reset with another powerup reset, followed by the usual RSTB and XTAL1IN reset sequence (see the Warning in Section 7.2). Figure 16 shows two separate events: an initial powerup and a powerup following a drop in the power supply. <sup>\*</sup> See Table 81 for input clock electrical requirements. Figure 16. Powerup Reset and Device Reset Timing Diagram #### 8.3 Powerup Reset (continued) **Note:** In Table 88, T = the period of XTAL1IN (t1). Table 88. Timing Requirements for Powerup Reset and Device Reset | | | Vı | OD = 4.5 | V to 5.5 | V | <b>V</b> DD = 3.0 | V to 3.6 V | | |------|-------------------------------------------------------------------------------|--------------|----------|--------------|-----|-------------------|------------|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t172 | Reset Pulse (low to high) | 6T | | 6T | _ | 6T | _ | ns | | t173 | V <sub>DD</sub> Ramp | _ | 40 | _ | 40 | | 40 | ms | | t170 | V <sub>DD</sub> Low* | 3 | | 3 | | 3 | | S | | t171 | VDD MIN to RSTB Low (with input clock driven externally) | 0 | _ | 0 | _ | 0 | _ | ms | | t171 | Vob MIN to RSTB Low (with crystal oscillator input clock option <sup>†)</sup> | 20 | _ | 20 | _ | 20 | _ | ms | <sup>\*</sup> Time below 0.5 V required to activate the internal powerup reset circuit that resets the JTAG controller. Following a reset of the JTAG controller, the device must also be reset with the usual RSTB and XTAL1IN sequence. Table 89. Timing Characteristics for Powerup Reset and Device Reset | | | Vı | DD = 4.5 | V to 5.5 | V | VDD = 3.0 | | | |-----|-------------------------------------|--------------|----------|--------------|-----|-----------------|-----|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t10 | RSTB Disable Time (low to tristate) | _ | 100 | _ | 100 | _ | 100 | ns | | t11 | RSTB Enable Time (high to valid) | | 100 | | 100 | _ | 100 | ns | WARNING: The device needs to be clocked for at least six fxTAL1 cycles during reset after powerup; otherwise, high current may flow. <sup>†</sup> With external components as specified in Table 81 on page 72. #### 8.4 Reset Synchronization Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 17. Reset Synchronization Timing Note: In Figure 17, CKO1 and CKO2 are two possible CKO states before reset. CKO is free-running after reset. Table 90. Timing Requirements and Characteristics for Reset Synchronization Timing | | | V | DD = 4.5 | V to 5.5 | 5 V | VDD = 3.0 | | | |------|-------------------------------------|--------|--------------|----------|--------------|-----------------|-----|------| | Ref | Parameter | TMIN = | Гмін = 25 ns | | = 30 ns | TMIN = 31.25 ns | | Unit | | | · | Min | Max | Min | Max | Min | Max | | | t126 | Reset Setup (high to high) | 10 | _ | 10 | <del>-</del> | 10 | _ | ns | | t4 | Clock Out High Delay (high to high) | _ | 19 | | 24 | | 25 | ns | | t6 | Clock Out Period (low to low) | 25 | _ | 30 | _ | 31.25 | | ns | #### 8.5 Powerup and Power-Loss Detect Circuit Reset The DSP1604/06 has an alternate powerup reset and power-loss detect circuit that automatically clears the JTAG and DRAM controllers, the DSP1600 core, and the remaining internal peripherals. This circuit functions properly with fast power supply ramps and quick power supply drops and recoveries. A powerup reset is considered the condition that the DSP power supply ramps from 0 V to its operating voltage. A power-loss detect reset is considered the condition in which the DSP is operating at a proper voltage and then DSP power supply drops below maximum VTRIP (see Table 93). The DSP stays in full-device reset until the DSP power supply rises at least 300 mV above the VTRIP point. An output pin, PURSTO, signals when the DSP has detected a power-loss condition on the DSP power lines. However, this power-loss detect reset does not take effect unless the RSTB pin is subsequently enabled. This requires that an external circuit be created to detect the low power condition from the PURSTO pin and enable RSTB for the duration of a low PURSTO and for at least 3T after the PURSTO pin goes high. (T is the period of the free-running CKO.) Figure 19 shows an RC network configuration that fulfills all the necessary RSTB/PURSTO timing requirements. AT&T Microelectronics 78 | 0050026 0016493 871 **=** ## 8.5 Powerup and Power-Loss Detect Circuit Reset (continued) #### 8.5.1 Powerup Reset Specifications (VDDPU Connected to VDD) Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. 5-4012(C) Figure 18. Powerup Reset **Note:** In Figure 18, VDDPU enabled and PURSTO tied directly to RSTB. RSTB timing determined by an RC network. See Figure 19. Table 91. Timing Requirements for Powerup Reset with VDDPU Enabled | | | Vı | DD = 4.5 | V to 5.5 | 5 V | VDD = 3.0 | V to 3.6 V | | |------|---------------------|--------------|----------|--------------|-----|-----------------|------------|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t8 | Powerup Reset Pulse | 50 | | 50 | _ | 50 | _ | ms | | t9 | VDD Ramp | 500 | _ | 500 | _ | 500 | | μs | | t145 | VDD Low | 200 | _ | 200 | _ | 200 | | μs | Table 92. Timing Characteristics for Powerup Reset with VDDPU Enabled | | | V | DD = 4.5 | V to 5.5 | V <sub>DD</sub> = 3.0 | | | | |------|--------------------------------|--------------|----------|--------------|-----------------------|-----------------|-----|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t146 | VREC to PURSTO High (internal) | 0 | 20 | 0 | 20 | 0 | 20 | ns | | t147 | RSTB Ramp (low to high) | 50 | 500 | 50 | 500 | 50 | 500 | ms | | t148 | RSTB Ramp (high to low) | <u> </u> | 500 | _ | 500 | _ | 500 | μs | AT&T Microelectronics 79 **0050026 0016494 708** ### 8.5 Powerup and Power-Loss Detect Circuit Reset (continued) #### 8.5.1 Powerup Reset Specifications (continued) Table 93. Power-Loss Detect Voltage Levels | Ref | | Vı | DD = 4.5 | V to 5.5 | VDD = 3.0 | | | | |-------|---------------------------------|--------|--------------|----------|--------------|------|----------|------| | | Parameter | TMIN = | TMIN = 25 ns | | Тмін = 30 ns | | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | VTRIP | Power-loss Detect Enable Point | 3.6 | 4.2 | 3.6 | 4.2 | 2.50 | 2.90 | ٧ | | VREC | Power-loss Detect Disable Point | 3.9 | 4.5 | 3.9 | 4.5 | 2.65 | 3.05 | V | Figure 19. Example of Power-Loss Detect External Component Configuration 5-4013(C).b ## 8.5.2 Power-Loss Detect Specifications (VDDPU Connected to a Separate VDD) Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. 5-4014(C) Figure 20. Power-Loss Detect Reset Note: In Figure 20, VDDPU is enabled (connected to VDD from a separate, independent supply) and PURSTO is tied directly to RSTB. RSTB timing is determined by an RC network. See Figure 19. AT&T Microelectronics 80 **0**050026 0016495 644 **1** ### 8.5 Powerup and Power-Loss Detect Circuit Reset (continued) 8.5.2 Power-Loss Detect Specifications (continued) Table 94. Timing Requirements for Powerup Reset with VDDPU Enabled | | | Vı | DD = 4.5 | V to 5.5 | V | VDD = 3.0 | | | |------|--------------------------|-----|----------|----------|---------|-----------|----------|------| | Ref | Ref Parameter | | 25 ns | TMIN = | : 30 ns | TMIN = 3 | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t8 | Reset Pulse | 50 | _ | 50 | _ | 50 | _ | ms | | t150 | RSTB High to VTRIP Setup | 0 | | 0 | | 0 | _ | ns | | t151 | PURSTO Low to VREC Setup | 20 | _ | 20 | _ | 20 | _ | ns | | t152 | VDDPU Fall Rate | 200 | | 200 | _ | 200 | | μs/V | | t153 | VDDPU Rise Rate | 200 | _ | 200 | _ | 200 | _ | μs/V | Table 95. Timing Characteristics for Powerup Reset with VDDPU Enabled | | | Vı | DD = <b>4.5</b> | V to 5.5 | V | VDD = 3.0 | V to 3.6 V | | |------|-------------------------|--------|-----------------|------------------------------|-----|-----------|------------|----| | Ref | Ref Parameter | TMIN = | = 25 ns | TMIN = 30 ns TMIN = 31.25 ns | | 31.25 ns | Unit | | | | | Min | Max | Min | Max | Min | Max | | | t147 | RSTB Ramp (low to high) | 50 | 500 | 50 | 500 | 50 | 500 | ms | | t149 | VTRIP to RSTB Low | 0.02 | 500 | 0.02 | 500 | 0.02 | 500 | μs | #### 8.5 Powerup and Power-Loss Detect Circuit Reset (continued) #### 8.5.3 PURSTO Pin Specifications Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 21. PURSTO Functionality with VDDPU Enabled and PURSTO Tied to a 10 $k\Omega$ Pull-Up Resistor Table 96. Timing Characteristics for Powerup Reset with VDDPU Enabled | | | V <sub>DD</sub> = 4.5 V to 5.5 V V <sub>DD</sub> = 3.0 V to 3.6 V | | | | | | | |------|-----------------------|-------------------------------------------------------------------|-------|--------|---------|--------|----------|------| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = | 31.25 ns | Unit | | | | Min | Max | Min | Мах | Min | Max | | | t151 | PURSTO Low Duration | 20 | | 20 | _ | 20 | _ | ns | | t154 | VREC to CKO Start | 0 | 25 | 0 | 25 | 0 | 25 | ns | | t155 | VTRIP to PURSTO (low) | 2 | 25 | 2 | 25 | 2 | 25 | ns | | t156 | VREC to PURSTO (high) | 2 | 25 | 2 | 25 | 2 | 25 | ns | #### 8.6 JTAG I/O Specifications Figure 22. JTAG Timing Diagram Table 97. Timing Requirements for JTAG Input/Output | | | V <sub>DD</sub> = 4.5 V to 5.5 V V <sub>DD</sub> = 3.0 V to 3.6 V | | | | V to 3.6 V | | | |-----|---------------------------------|-------------------------------------------------------------------|--------------|--------------------|-----|-----------------|-----|------| | Ref | Parameter | TMIN = 25 n | | 25 ns TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t12 | TCK Period (high to high) | 50 | _ | 60 | _ | 62.5 | _ | ns | | t13 | TCK High Time (high to low) | 22 | | 27 | _ | 28 | | ns | | t14 | TCK Low Time (low to high) | 22 | _ | 27 | | 28 | _ | ns | | t15 | TMS Setup Time (valid to high) | 7 | | 10 | _ | 11 | _ | ns | | t16 | TMS Hold Time (high to invalid) | 0 | | 0 | _ | 0 | _ | ns | | t17 | TDI Setup Time (valid to high) | 7 | <del>-</del> | 10 | _ | 11 | _ | ns | | t18 | TDI Hold Time (high to invalid) | 0 | | 0 | _ | 0 | | ns | Table 98. Timing Characteristics for JTAG Input/Output | | | V | oo = 4.5 | V to 5.5 | V | VDD = 3.0 | | | |-----|---------------------------|--------|----------|----------|---------|-----------|----------|------| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = 3 | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t19 | TDO Delay (low to valid) | | 22 | _ | 25 | _ | 26 | ns | | t20 | TDO Hold (low to invalid) | 0 | _ | 0 | | 0 | | ns | #### 8.7 Interrupt <sup>\*</sup> CKO is free-running. Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 23. Interrupt Timing Diagram Note: Interrupt is asserted during an interruptible instruction and no other pending interrupts. Table 99. Timing Requirements for Interrupt | | | Vı | DD = 4.5 | V to 5.5 | 5 V | VDD = 3.0 | V to 3.6 V | | |------|-------------------------------------|--------|----------|----------|---------|-----------|------------|------| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = 3 | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t21 | Interrupt Setup (low to low) | 17 | _ | 19 | _ | 20 | _ | ns | | t22a | INTB Assertion Time (low to high) | 2T | | 2T | | 2T | _ | ns | | t22b | INTB Deassertion Time (high to low) | 2T | _ | 2T | _ | 2T | _ | ns | **Note:** In Table 99, T = the period of the free-running clock, CKO. ## 8.8 Input/Output Ports (IOP) Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 24. Write Outputs Followed by Read Inputs (cbit = Immediate; a1 = sbit) Table 100. Timing Requirements for IOP Input Read | | | V | DD = 4.5 | V to 5.5 | 5 V | VDD = 3.0 | V to 3.6 V | | |-----|---------------------------------------|--------|----------|----------|---------|-----------|------------|------| | Ref | Parameter | TMIN = | = 25 ns | TMIN = | : 30 ns | TMIN = | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t27 | IOP Input Setup Time (valid to high) | 20 | | 20 | | 20 | _ | ns | | t28 | IOP Input Hold Time (high to invalid) | | 0 | _ | 0 | _ | 0 | ns | **Table 101. Timing Characteristics for IOP Output** | | | ٧ | DD = 4.5 | V to 5.5 | V | VDD = 3.0 | | | |------|---------------------------------------|--------|----------|------------|---------|-----------|----------|------| | Ref | Parameter | TMIN = | = 25 ns | TMIN = | : 30 ns | TMIN = | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t29 | IOP Output Valid Time (low to valid) | _ | 4 | _ | 5 | _ | 6 | ns | | t144 | IOP Output Hold Time (low to invalid) | -4 | — | <b>-</b> 5 | | -6 | | ns | AT&T Microelectronics 85 #### 8.9 External Memory Interface The following timing diagrams, characteristics, and specifications do not apply to interactions with delayed external memory enables unless otherwise stated. See the *DSP160X Digital Signal Processor Information Manual* for a more detailed description of the external memory interface, including complete functional diagrams. \* W = number of wait-states selected through the mwait register. Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 25. Enable Transition Timing Table 102. Timing Characteristics for External Memory Enables (EROM, ERAMHI, IO, ERAMLO) | | | Vı | op = 4.5 | V to 5.5 | 5 <b>V</b> | $V_{DD} = 3.0$ | V to 3.6 V | | |-----|-------------------------------|--------|----------|----------|------------|----------------|------------|------| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t33 | Enable Assert (low to low) | 0 | 4 | 0 | 5 | 0 | 6 | ns | | t34 | Enable Deassert (low to high) | 0 | 4 | 0 | 5 | 0 | 6 | ns | Table 103. Timing Characteristics for Device Enable (DSEL) | | | Vı | DD = 4.5 | V to 5.5 | V | V <sub>DD</sub> = 3.0 V to 3.6 V | | | |-----|------------------------------------|--------|----------|----------|---------|----------------------------------|----------|------| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t33 | Enable Assert Time (low to low) | 0 | 5 | 0 | 6 | 0 | 7 | ns | | t34 | Enable Deassert Time (low to high) | 0 | 5 | 0 | 6 | 0 | 7 | ns | Table 104. Timing Characteristics for Delayed External Memory Enables (ioc = 0x000F) | | Ref Parameter | | V <sub>DD</sub> = 4.5 | V to 5.5 | V | $V_{DD} = 3.0$ | | | |-----|----------------------------|------|-----------------------|----------|-------------------------|----------------|---------|------| | Ref | | TMIN | = 25 ns | TMIN | = 30 ns TMIN = 31.25 ns | | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t33 | Delayed Enable Assert Time | T/2 | T/2 + 9 | T/2 | T/2 + 9 | T/2 | T/2 + 9 | ns | Note: In Table 104, T = the period of the free-running clock, CKO. AT&T Microelectronics 86 🗷 0050026 0016501 778 📟 <sup>†</sup> ENABLE is any one of the memory segment enable signals, EROM, ERAMHI, IO, ERAMLO, or DSEL. #### 8.9 External Memory Interface (continued) Table 105. Timing Characteristics for Delayed Device Enable (ioc = 0x0010) | | | | VDD = 4.5 | V to 5. | 5 V | VDD = 3.0 | | | |-----|----------------------------|------|-----------|---------|-----------|-----------|----------------|----| | Ref | Parameter | TMIN | = 25 ns | Тмі | ı = 30 ns | TMIN = | MIN = 31.25 ns | | | | | Min | Max | Min | Max | Min | Max | | | t33 | Delayed Enable Assert Time | T/2 | T/2 + 10 | T/2 | T/2 + 10 | T/2 | T/2 + 10 | ns | **Note:** In Table 105, T = the period of the free-running clock, CKO. <sup>\*</sup> W = number of wait-states selected through the **mwait** register. Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 26. External Memory Data Read Timing Diagram <sup>†</sup> ENABLE indicates any one of the memory segment enable signals, EROM, IO, ERAMHI, ERAMLO, or DSEL. #### 8.9 External Memory Interface (continued) Table 106. Timing Characteristics for External Memory Access | | | Vo | D = 4.5 | V to 5.5 V | | VDD = 3.0 V | to 3.6 V | | |-------|----------------------------------------|--------------|---------|--------------|-----|-----------------|--------------|------| | Ref | Parameter | TMIN = 25 | ns | TMIN = 30 I | ns | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t127 | Enable Width (low to high) | T(1 + W) - 1 | _ | T(1 + W) – 1 | | T(1 + W) - 1 | <del>-</del> | ns | | t128a | Address Valid<br>(enable low to valid) | _ | 1 | _ | 1 | _ | 1 . | ns | | t128b | Address Valid<br>(CKO low to valid) | _ | 1 | _ | 1 | | 1 | ns | **Note:** In Table 106: T = the period of the free-running clock, CKO. W = the number of wait-states selected through the **mwait** register. Table 107. Timing Requirements for External Memory Read (EROM, ERAMHI, IO, ERAMLO) | | | | <b>V</b> DD = 4.5 | V to 5 | .5 V | V <sub>DD</sub> = | = 3.0 V to 3.6 V | | |------|----------------------------------------------|-----|-------------------|--------|---------------|-------------------|------------------|----| | Ref | Parameter | Т | мін = 25 ns | Т | мін = 30 ns | Тм | Unit | | | | | Min | Max | Min | Max | Min | Max | | | t129 | Read Data Setup<br>(valid to enable high) | 17 | _ | 17 | _ | 17 | _ | ns | | t130 | Read Data Hold<br>(enable high to hold) | 0 | | 0 | | 0 | _ | ns | | t160 | External Memory Access Time (valid to valid) | _ | T(1 + W) - 17 | | T(1 + W) - 17 | _ | T(1 + W) – 17 | ns | **Note:** In Table 107: T = the period of the free-running clock, CKO. W = the number of wait-states selected through the **mwait** register. Table 108. Timing Requirements for Device Read (DSEL) | | | | V <sub>DD</sub> = 4.5 | V to 5 | .5 V | VDD = | = 3.0 V to 3.6 V | | |------|----------------------------------------------|-----|-----------------------|--------|---------------|-------|------------------|------| | Ref | Parameter | Т | MIN = 25 ns | Т | MIN = 30 ns | Тм | IN = 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t129 | Read Data Setup<br>(valid to enable high) | 18 | _ | 18 | _ | 18 | | ns | | t130 | Read Data Hold<br>(enable high to hold) | 0 | _ | 0 | _ | 0 | | ns | | t160 | External Memory Access Time (valid to valid) | | T(1 + W) – 18 | | T(1 + W) – 18 | _ | T(1 + W) – 18 | ns | **Note:** In Table 108: T = the period of the free-running clock, CKO. W = the number of wait-states selected through the **mwait** register. AT&T Microelectronics 88 0050026 0016503 540 🚥 #### 8.9 External Memory Interface (continued) <sup>\*</sup> W = number of wait-states selected through the **mwait** register. In this example, ERAMLO is programmed for two wait-states and ERAMHI is programmed for one wait-state (**mwait** = 0x0102). Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 27. External Memory Data Write, Read Timing Diagram #### 8.9 External Memory Interface (continued) Table 109. Timing Characteristics for External Memory Data Write (All Enables) | | | Voc | = 4.5 \ | / to 5.5 V | | V <sub>DD</sub> = 3.0 V to | 3.6 V | | |------|---------------------------------------------------------|-----------------|---------|-----------------|-----|----------------------------|-------|----------| | Ref | Parameter | TMIN = 25 n | s | TMIN = 30 n | ıs | TMIN = 31.2 | 5 ns | ns ns ns | | | | Min | Max | Min | Max | Min | Max | | | t131 | Write Overlap<br>(enable low to<br>tristate) | | 0 | _ | 0 | _ | 0 | ns | | t132 | RWN Advance<br>(RWN high to<br>enable high) | 0 | | 0 | | 0 | _ | ns | | t133 | RWN Delay<br>(enable low to<br>RWN low) | 0 | ******* | 0 | | 0 | _ | ns | | t134 | Write Data Setup<br>(data valid to<br>RWN high) | T(1 + W)/2 - 10 | | T(1 + W)/2 – 10 | _ | T(1 + W)/2 – 10 | _ | ns | | t135 | RWN Width<br>(low to high) | T(1 + W) - 8 | _ | T(1 + W) - 8 | _ | T(1 + W) - 8 | | ns | | t136 | Write Address<br>Setup<br>(address valid to<br>RWN low) | 0 | | 0 | | 0 | _ | ns | **Note:** In Table 109: T = the period of the free-running clock, CKO. $W=\mbox{the number of wait-states selected through the } \mbox{{\it mwait} register.}$ #### 8.9 External Memory Interface (continued) <sup>\*</sup> W = number of wait-states selected through the **mwait** register. In this example, ERAMLO is programmed for two wait-states and ERAMHI is programmed for one wait-state (**mwait** = 0x0102). Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. Figure 28. Write Cycle Followed by Read Cycle Table 110. Timing Characteristics for Write Cycle Followed by Read Cycle | | | V <sub>DD</sub> = 4.5 V to 5.5 V | | | | $V_{DD} = 3.0$ | | | |------|-----------------------------------------------|----------------------------------|-------|--------|---------|----------------|----------|------| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = 3 | 31.25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t137 | Write Data Tristate (RWN high to tristate) | | 2 | | 2 | <del>-</del> | 2 | ns | | t138 | Write Data Hold (RWN high to data hold) | 0 | _ | 0 | _ | 0 | - | ns | | t139 | Write Address Hold (RWN high to address hold) | 0 | _ | 0 | | 0 | | ns | | t140 | Write Data Valid (CKO high to valid) | 0 | _ | 0 | | 0 | <u> </u> | ns | | t141 | Write Data Tristate (CKO low to tristate) | 0 | _ | 0 | | 0 | | ns | #### 8.9 External Memory Interface (continued) Figure 29. EXM Timing Diagram **Note:** In Figure 29, after the reset transition during which the EXM input is sampled, the EXM/IOPC3 reverts to the IOPC3 function. (See Section 3.2.7 on page 16.) Table 111. Timing Requirements for EXM with Respect to RSTB | | | V | V <sub>DD</sub> = 4.5 V to 5.5 V | | | | V <sub>DD</sub> = 3.0 V to 3.6 V | | | |------|--------------------------------|--------|----------------------------------|--------|---------|--------|----------------------------------|------|--| | Ref | Parameter | TMIN = | 25 ns | TMIN = | : 30 ns | TMIN = | 31.25 ns | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | t162 | EXM Setup with Respect to RSTB | 2 | _ | 2 | _ | 2 | _ | ns | | | t163 | EXM Hold with Respect to RSTB | 15 | _ | 15 | | 15 | _ | ns | | #### 8.10 External DRAM Interface Figure 30. Read Cycle Timing (Relative) Diagram 5-4024(C) #### 8.10 External DRAM Interface (continued) Table 112. Timing Specification for a DRAM Read Cycle | | | VDD | = 4.5 | V to 5.5 V | - | V <sub>DD</sub> = 3.0 V to 3. | .6 V | | |------|-----------------------------------|--------------------|-------|--------------------|-----|-------------------------------|------|------| | Ref | Parameter | Tmin = 25 ns | | Тмін = 30 ns | 3 | Тмін = 31.25 п | ıs | Unit | | | : | Min | Max | Min | Max | Min | Max | | | t200 | Address Setup<br>to RASN Low | 0.5T - 3 | _ | 0.5T – 3 | _ | 0.5T – 3 | | ns | | t201 | Address Hold<br>to RASN Low | (C + 0.5)T - 3 | _ | (C + 0.5)T - 3 | - | (C + 0.5)T - 3 | | ns | | t202 | Address Setup<br>to CASN Low | 0.5T – 3 | | 0.5T – 3 | | 0.5T – 3 | _ | ns | | t203 | Address Hold to CASN Low | (0.5 + P + A)T | _ | (0.5 + P + A)T | _ | (0.5 + P + A)T | | ns | | t204 | DATA Setup<br>to CASN High | 20 | | 20 | | 20 | | ns | | t205 | DATA Hold<br>to CASN High | 0 | _ | 0 | | 0 | _ | ns | | t206 | RASN Low<br>to CASN Low | (C + 1)T – 3 | | (C + 1)T – 3 | _ | (C + 1)T – 3 | | ns | | t207 | CASN Low<br>to RASN High | (0.5 + A – C)T – 1 | _ | (0.5 + A – C)T – 1 | _ | (0.5 + A – C)T – 1 | _ | ns | | t208 | Column Address Valid to RASN High | (A + 1 – C)T – 3 | | (A + 1 – C)T – 3 | _ | (A + 1 – C)T – 3 | _ | ns | **Note:** The following definitions apply to the TMIN columns in Table 112. For more information, see Table 31 on page 52. C = CADLY, column address delay, 0 or 1 CKO cycle. A = ACC, access time, 0 to 15 CKO cycles. P = PRCH, precharge time, 0 to 7 CKO cycles. T = the period of the free-running clock, CKO. 95 ## 8 Timing Requirements and Characteristics (continued) #### 8.10 External DRAM Interface (continued) Figure 31. Early Write Cycle Timing (Relative) Diagram Table 113. Timing Specification for a DRAM Write Cycle | | | Voi | D = 4.5 | V to 5.5 V | | V <sub>DD</sub> = 3.0 V to | 3.6 V | | |------|----------------------------|----------------|---------|----------------|-----|----------------------------|-------|------| | Ref | Parameter | TMIN = 25 r | าร | TMIN = 30 r | ıs | TMIN = 31.25 | ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t209 | RW Low to<br>CASN Low | (1.5 + C)T – 1 | | (1.5 + C)T – 1 | _ | (1.5 + C)T – 1 | _ | ns | | t210 | DB Valid to<br>CASN Low | (0.5 + C)T - 3 | | (0.5 + C)T – 3 | | (0.5 + C)T - 3 | _ | ns | | t211 | RASN High to<br>DB Invalid | 0 | _ | 0 | _ | 0 | _ | ns | | t212 | CASN High to<br>DB Invalid | 0 | _ | 0 | _ | 0 | _ | ns | | t213 | RASN High to<br>RWN High | 0 | _ | 0 | | 0 | _ | ns | | t214 | CASN High to<br>RWN High | 0 | _ | 0 | | 0 | _ | ns | **Note:** The following definitions apply to the TMIN columns in Table 113. For more information, see Table 31 on page 52. C = CADLY, column address delay, 0 or 1 CKO cycle. T =the period of the free-running clock, CKO. #### 8.10 External DRAM Interface (continued) <sup>\*</sup> CKO is a free-running clock. Figure 32. Synchronous Delay DRAM Interface Timing Diagram Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. **Table 114. Timing Specification for DRAM Control Signals** | | | Voc | = 4.5 | V to 5.5 V | | V <sub>DD</sub> = 3.0 V to 3.6 V | | | | | | |------|-------------------------|--------------------|-------|--------------------|-----|----------------------------------|------|----|--|--|--| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | i | TMIN = 31.25 n | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t215 | Pulse RASN Low | (A + 1.5)T – 1 | | (A + 1.5)T - 1 | _ | (A + 1.5)T – 1 | | ns | | | | | t216 | CKO High to<br>RASN Low | _ | 5 | _ | 5 | _ | 5 | ns | | | | | t217 | CKO Low to<br>RASN High | _ | 5 | _ | 5 | | 5 | ns | | | | | t218 | Pulse RASN High | (P + 0.5)T - 1 | | (P + 0.5)T - 1 | _ | (P + 0.5)T - 1 | _ | ns | | | | | t219 | Pulse CASN High | (P + 1.5 + C)T - 1 | - | (P + 1.5 + C)T - 1 | | (P + 1.5 + C)T - 1 | - | ns | | | | | t220 | Pulse CASN Low | (A + 0.5 - C)T - 1 | | (A + 0.5 - C)T - 1 | - | (A + 0.5 - C)T - 1 | | ns | | | | | t221 | CKO High to<br>CASN Low | | 5 | | 5 | - | 5 | ns | | | | | t222 | CKO Low to<br>CASN High | _ | - 5 | _ | 5 | _ | 5 | ns | | | | **Note:** The following definitions apply to the TMIN columns in Table 114. For more information, see Table 31 on page 52. C = CADLY, column address delay, 0 or 1 CKO cycle. A = ACC, access time, 0 to 15 CKO cycles. P = PRCH, precharge time, 0 to 7 CKO cycles. T = the period of the free-running clock, CKO. AT&T Microelectronics 96 **=** 0050026 0016511 617 **=** #### 8.10 External DRAM Interface (continued) Figure 33. CASN Before RASN Refresh Cycle Timing Diagram Table 115. Timing Specification for Refresh with XTAL1 Clock | | | Vot | = 4.5 | V to 5.5 V | | VDD = 3.0 V t | | | |------|------------------------------------|-----------|-------------------|------------|------|---------------|------|----| | Ref | Parameter | TMIN = 2 | 5 ns TMIN = 30 ns | | 0 ns | TMIN = 31.2 | Unit | | | | | Min | Max | Min | Max | Min | Max | | | t223 | Pulse RASN High (precharge) | 5T – 1 | | 5T – 1 | _ | 5T – 1 | | ns | | t224 | CASN Low to RASN Low | T – 1 | _ | T-1 | _ | T – 1 | _ | ns | | t225 | RASN High to CASN Low | 5.5T - 1 | _ | 5.5T – 1 | | 5.5T – 1 | | ns | | t226 | Pulse RASN Low (refresh) | 5.5T – 1 | _ | 5.5T – 1 | | 5.5T – 1 | | ns | | t227 | RASN Low to CASN High | 5.5T - 1 | | 5.5T - 1 | _ | 5.5T – 1 | | ns | | t228 | RWN Setup with Respect to RASN Low | 1.5T – 1 | _ | 1.5T – 1 | | 1.5T – 1 | | ns | | t229 | RWN Hold with Respect to Low | 10.5T – 1 | _ | 10.5T – 1 | _ | 10.5T – 1 | | ns | **Note:** In Table 115, T = the period of the free-running clock, CKO. **Table 116. Timing Specification for Refresh Under XTAL2 Clock** | | | VDD | = 4.5 | V to 5.5 \ | 1 | $V_{DD} = 3.0 V$ | | | |------|-----------------------------|---------------------|-------|---------------------|-------|---------------------|--------|------| | Ref | Parameter | TMIN = 2 | .5 ns | TMIN = 3 | 30 ns | TMIN = 31 | .25 ns | Unit | | | | Min | Max | Min | Max | Min | Max | | | t223 | Pulse RASN High (precharge) | 2T <sub>2</sub> – 1 | _ | 2T <sub>2</sub> - 1 | _ | 2 <b>T</b> 2 – 1 | _ | ns | | t224 | CASN Low to RASN Low | T <sub>2</sub> - 1 | _ | T <sub>2</sub> – 1 | _ | T <sub>2</sub> – 1 | | ns | | t225 | RASN High to CASN Low | T2 - 1 | _ | T2 - 1 | _ | T2 - 1 | | ns | | t226 | Pulse RASN Low (refresh) | 2T <sub>2</sub> – 1 | | 2T <sub>2</sub> – 1 | _ | 2T <sub>2</sub> – 1 | | ns | | t227 | RASN Low to CASN High | T2 - 1 | _ | T2 – 1 | _ | T2 - 1 | _ | ns | | t230 | Refresh Cycle | 4T2 - 1 | _ | 4T <sub>2</sub> – 1 | | 4T2 - 1 | _ | ns | **Note:** In Table 116, $T_2 = XTAL2$ period. 5-4028(C) ### 8 Timing Requirements and Characteristics (continued) #### 8.10 External DRAM Interface (continued) The refresh interval is programmed by the RFSH field in the **drc** control register. The shortest interval at 32.768 MHz is 7.68 $\mu$ s (RFSH = 000). The longest interval at 32.768 MHz is 1.45 $\mu$ s (RFSH = 100). Figure 34. Refresh Interval Timing with XTAL1 Clocking Table 117. Timing Specifications for Refresh Interval Under XTAL1 Clocking | | | | <b>V</b> DD = 4.5 | V to 5. | 5 V | V <sub>DD</sub> = 3.0 | V to 3.6 V | | |------|-----------------------------|------|-------------------|-------------|---------|-----------------------|----------------|----| | Ref | Parameter | TMIN | = 25 ns | TMIN | = 30 ns | TMIN = | IIN = 31.25 ns | | | | | Min | Max | Min | Max | Min | Max | | | t231 | Refresh Interval with XTAL1 | _ | 32×TR | <del></del> | 32 × TR | _ | 32×TR | ns | **Note:** In Table 117, T = XTAL1 period. R = count number in **drc** register field RFSH: 8, 14, 126, 10, 16, 154. The refresh interval is set by the XTAL2 clock when clocking has switched to the XTAL2 clock. Figure 35. Refresh Interval Timing with XTAL2 Clocking Table 118. Timing Specifications for Refresh Interval with XTAL2 Clocking | Ref | | V <sub>DD</sub> = 4.5 V to 5.5 V | | | | V <sub>DD</sub> = 3.0 V to 3.6 V | | | |------|-----------------------------|----------------------------------|---------|------------------|--------------------|----------------------------------|--------|------| | | Parameter | TMIN = | = 25 ns | s TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t230 | Refresh Interval with XTAL2 | _ | 4×T2 | | 4 × T <sub>2</sub> | | 4 × T2 | ns | Note: In Table 118, T<sub>2</sub> = XTAL2 period. AT&T Microelectronics 98 **■** 0050026 0016513 49T **■** ### 8.11 Serial I/O Specifications Figure 36. SIO Active Output Timing Diagram Table 119. Timing Characteristics for Serial Active Output\* | | | Vı | DD = 4.5 | V to 5.5 | 5 V | VDD = 3.0 | | | |-----|-----------------------------|--------|----------|----------|-------|-----------|-----------------|----| | Ref | Parameter | TMIN = | : 25 ns | TMIN = | 30 ns | TMIN = 3 | TMIN = 31.25 ns | | | | | Min | Max | Min | Max | Min | Max | | | t50 | SLDA Delay (high to low) | l — | 16 | | 16 | _ | 16 | ns | | t51 | SLDA Delay (high to high) | | 16 | _ | 16 | _ | 16 | ns | | t52 | Data Delay (high to valid) | | 22 | _ | 22 | _ | 22 | ns | | t53 | Data Hold (high to invalid) | 3 — | | 3 | _ | 3 | _ | ns | <sup>\*</sup> Capacitance load on SCKA and SDO equals 100 pF. #### 8.11 Serial I/O Specifications (continued) Figure 37. SIO Passive Output Timing Diagram **Table 120. Timing Requirements for Serial Passive Output** | | | V <sub>DD</sub> = 4.5 V to 5.5 V V <sub>DD</sub> = 3.0 V to 3.6 V | | | | | | | |-----|-------------------------------|-------------------------------------------------------------------|-----|--------------|--------------|-----------------|-----|------| | Ref | Parameter | Тмін = 25 n | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t58 | SLDA Setup (high to low) | 4 | | 4 | _ | 4 | _ | ns | | t59 | SLDA Hold (low to invalid) | 4 | _ | 4 | | 4 | | ns | | t60 | SLDA Setup (high to low) | 4 | _ | 4 | <del>-</del> | 4 | | ns | | t61 | SLDA Hold (low to invalid) | 4 | _ | 4 | | 4 | _ | ns | | t64 | Clock Period (high to high) | 50 | _* | 50 | _* | 50 | * | ns | | t65 | Clock Low Time (low to high) | 22 | _ | 22 | _ | 22 | _ | ns | | t66 | Clock High Time (high to low) | 22 | | 22 | _ | 22 | | ns | <sup>\*</sup> Device is fully static; t64 is tested at 2000 ns. **Table 121. Timing Characteristics for Serial Passive Output** | | | V <sub>DD</sub> = 4.5 V to 5.5 V V <sub>DD</sub> = 3.0 V to 3.6 V | | | | | | | |-----|-----------------------------|-------------------------------------------------------------------|-----|--------------|-----|-----------------|-----|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t62 | Data Delay (high to valid) | <del> </del> | 22 | | 22 | _ | 22 | ns | | t63 | Data Hold (high to invalid) | 4 | | 4 | | 4 | _ | ns | **AT&T Microelectronics** 100 ■ 0050026 0016515 262 **■** ### 8.11 Serial I/O Specifications (continued) Figure 38. SIO Active Input Timing Diagram **Table 122. Timing Characteristics for Serial Active Input Clocks** | | | Vı | op = 4.5 | V to 5.5 | <b>V</b> DD = <b>3.0</b> | | | | |-----|---------------------------|--------------|----------|--------------|--------------------------|-----------------|-----|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t70 | SLDB Delay (high to low) | _ | 13 | | 15 | _ | 16 | ns | | t71 | SLDB Delay (high to high) | _ | 14 | _ | 16 | _ | 17 | ns | **Table 123. Timing Requirements for Serial Active Input** | | | Vı | op = 4.5 | V to 5.5 | V | $V_{DD} = 3.0$ | V to 3.6 V | | | | | |-----|----------------------------|--------------|----------|--------------|-----|-------------------|------------|------|--|--|--| | Ref | Parameter | TMIN = 25 ns | | Тмім = 30 ns | | ' ТміN = 31.25 ns | | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t72 | Data Setup (valid to low) | 2 | _ | 2 | _ | 2 | | ns | | | | | t73 | Data Hold (low to invalid) | 4 | | 4 | _ | 4 | _ | ns | | | | ### 8.11 Serial I/O Specifications (continued) Figure 39. SIO Passive Input Timing Diagram **Table 124. Timing Requirements for Serial Passive Input** | | | Vi | DD = 4.5 | V to 5.5 | V | VDD = 3.0 | V to 3.6 V | | |-----|-------------------------------|--------------|----------|--------------|-----|-----------------|------------|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | Тмін = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t81 | SLDB Setup (high to low) | 4 | _ | 4 | | 4 | | ns | | t82 | SLDB Hold (low to invalid) | 4 | _ | 4 | _ | 4 | _ | ns | | t83 | SLDB Setup (low to low) | 4 | _ | 4 | | 4 | _ | ns | | t84 | SLDB Hold (low to invalid) | 4 | _ | 4 | _ | 4 | | ns | | t85 | Data Setup (valid to low) | 2 | _ | 2 | _ | 2 | _ | ns | | t86 | Data Hold (low to invalid) | 4 | _ | 4 | _ | 4 | _ | ns | | t87 | Clock Period (high to high) | 50 | _* | 50 | * | 50 | _* | ns | | t88 | Clock Low Time (low to high) | 22 | _ | 22 | | 22 | _ | ns | | t89 | Clock High Time (high to low) | 22 | | 22 | | 22 | | ns | <sup>\*</sup> Device is fully static; t87 is tested at 2000 ns. ### 8.11 Serial I/O Specifications (continued) Figure 40. Serial I/O Active Clocks Timing Diagram Note: The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. **Table 125. Timing Characteristics for Signal Generation** | | | Vı | DD = 4.5 | V to 5.5 | 5 V | VDD = 3.0 | V to 3.6 V | | |------|-----------------------------|--------------|----------|--------------|-----|-----------------|------------|------| | Ref | Parameter | TMIN = 25 ns | | TMIN = 30 ns | | TMIN = 31.25 ns | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t97 | SCKB Delay (high to high) | _ | 16 | | 18 | | 19 | ns | | t98 | SCKB Delay (high to low) | _ | 16 | — | 18 | _ | 19 | ns | | t99 | SCKA Delay (high to high) | _ | 16 | _ | 18 | _ | 19 | ns | | t100 | SCKA Delay (high to low) | _ | 16 | _ | 18 | _ | 19 | ns | | t101 | SLDB Delay (high to low) | _ | 38 | | 40 | _ | 41 | ns | | t102 | SLDB Hold (high to invalid) | 2 | | 4 | — " | 5 | _ | ns | | t103 | SLDB Delay (high to high) | _ | 38 | _ | 40 | _ | 41 | ns | | t104 | SLDA Delay (high to low) | _ | 38 | _ | 40 | | 41 | ns | | t105 | SLDA Hold (high to invalid) | 2 | | 4 | | 5 | _ | ns | | t106 | SLDA Delay (high to high) | | 38 | _ | 40 | <del></del> | 41 | ns | This section describes electrical requirements and characteristics for high- and low-frequency crystal oscillator circuits. #### 9.1 High-Frequency Crystal Oscillator If the option for using the external high-frequency crystal, XTAL1, is chosen, the electrical requirements and characteristics described in this section apply. ## 9.1.1 High-Frequency Crystal Oscillator Power Dissipation The typical power dissipation at 32 MHz of the internal high-frequency crystal oscillator circuit is below 20 mW. The maximum power dissipation is below 50 mW at 5 V. ## 9.1.2 High-Frequency Crystal Oscillator External Components The crystal oscillator is enabled by connecting a crystal across XTAL1IN and XTAL1OUT, along with one external capacitor from each of these pins to ground (see Figure 41). For most applications, 30 pF external capacitors are recommended; however, larger values may be necessary if precise frequency tolerance is required (see Section 9.3, Frequency Accuracy Considerations). The crystal should be either fundamental or overtone mode, parallel resonant, with a power dissipation of at least 1 mW, and be specified at a load capacitance equal to the total capacitance seen by the crystal (including external capacitors and strays). The series resistance of the crystal should be specified to be less than half the absolute value of the negative resistance shown in Figures 42 and 43 for the crystal frequency. Internal clock (XTAL1) and clock output (CKO) frequencies are both equal to the crystal frequency. Figure 41. Fundamental Crystal Configuration The following guidelines should be followed when designing the printed-circuit board layout for a crystal-based application: - Keep crystal and external capacitors as close to XTAL1IN and XTAL1OUT pins as possible to minimize board stray capacitance. - Keep high-frequency digital signals such as CKO\* away from XTAL1IN and XTAL1OUT traces to avoid coupling. <sup>\*</sup> The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. #### 9.1 High-Frequency Crystal Oscillator (continued) #### 9.1.3 High-Frequency Crystal Oscillator Negative Resistance Curves Figure 42 shows worst-case negative resistance curves for a high-frequency crystal oscillator operating with a 5 V power supply (VDD = 4.5 V to 5.5 V). These worst-case conditions are as follows: - Maximum Temperature = 120 °C - Minimum VDD = 4.5 V - Maximum Co = 7 pF Figure 42. 5 V High-Frequency Crystal Oscillator Negative Resistance Curves #### 9.1 High-Frequency Crystal Oscillator (continued) #### 9.1.3 High-Frequency Crystal Oscillator Negative Resistance Curves (continued) Figure 43 shows worst-case negative resistance curves for a high-frequency crystal oscillator operating with a 3.3 V power supply (VDD = 3.0 V to 3.6 V). These worst-case conditions are as follows: - Maximum Temperature = 120 °C - Minimum VDD = 2.7 V - Maximum Co = 7 pF Figure 43. 3.3 V High-Frequency Crystal Oscillator Negative Resistance Curves **AT&T Microelectronics** 106 **-** 0050026 0016521 566 **-** (continued) ## 9.1 High-Frequency Crystal Oscillator (continued) ## 9.1.4 LC Network Design for Third Overtone Crystal Circuits For operating frequencies of greater than 30 MHz, it is usually cost advantageous to use a third overtone crystal as opposed to a fundamental mode crystal. When using third overtone crystals, it is necessary, however, to filter out the fundamental frequency so that the circuit oscillates only at the third overtone. There are several techniques that accomplish this; one of these is described in this section. Figure 44 shows the basic setup for third overtone operation. Figure 44. Third Overtone Crystal Configuration The parallel combination of L1 and C1 forms a resonant circuit with a resonant frequency between the first and third harmonic of the crystal such that the LC network appears inductive at the fundamental frequency and capacitive at the third harmonic. This ensures that a 360 phase shift around the oscillator loop occurs at the third overtone frequency but not at the fundamental. The blocking capacitor, C3, provides dc isolation for the trap circuit and should be chosen to be large compared to C1. For example, suppose it is desired to operate with a 32.768 MHz, third overtone, crystal: Let: f3 = operating frequency of third overtone crystal (32.768 MHz in this example) f1 = fundamental frequency of third overtone crystal, or f3/3 (10.92 MHz in this example) fT = resonant frequency of trap, as follows: $$\frac{1}{2\pi\sqrt{L1C1}}$$ C2 = external load capacitor (30 pF in this example) C3 = dc blocking capacitor (1000 pF in this example) Arbitrarily set trap resonance to geometric mean of f1 and f3. Because f1 = f3/3, the geometric mean would be: $$f_T = \frac{f_3}{\sqrt{3}} = \frac{32.768 \text{ MHz}}{\sqrt{3}} = 18.92 \text{ MHz}$$ At the third overtone frequency, f3, it is desirable to have the net impedance of the trap circuit (XT) equal to the impedance of C2 (XC2), i.e., $$XT = XC2 = XC1 \parallel (XC3 + XL1)$$ Selecting C3 so that Xc3 << XL1 yields: $$XT = XC2 = XC1 \parallel XL1$$ For a capacitor, $$Xc = \frac{-j}{\omega C}$$ where $\omega = 2\pi f$ For an inductor, $$XL = j\omega L$$ Solving for C<sub>1</sub>, and realizing that L<sub>1</sub>C<sub>1</sub> = $3/(2\pi f_3)^2$ yields: $$C1 = \frac{3}{2}C2$$ (continued) ## 9.1 High-Frequency Crystal Oscillator (continued) ## **9.1.4 LC Network Design for Third Overtone Crystal Circuits** (continued) Therefore, for $C_2 = 30$ pF, $C_1 = 45$ pF. Because the impedance of the trap circuit in this example would be equal to the impedance of a 30 pF capacitor, the negative resistance and supply current curves for $C_1 = C_2 = 30$ pF at 32.768 MHz would apply to this example. Finally, solving for the inductor value, L1: $$L_1 = \frac{1}{4\pi^2 f T^2 C_2}$$ For the preceding example, L1 would be $2.36 \mu H$ . ## 9.2 Low-Frequency Crystal Oscillator or Resonator If the option for using the external crystal or resonator XTAL2 (low frequency/low power) is chosen, the electrical requirements and characteristics described in this section apply. ## 9.2.1 Low-Frequency Crystal Oscillator or Resonator Power Dissipation The typical power dissipation of the internal low-frequency crystal oscillator or resonator circuit is less than 1 mW at 500 kHz. ## 9.2.2 Low-Frequency Crystal Oscillator or Resonator External Components The crystal oscillator or resonator is enabled by connecting a crystal or resonator across XTAL2IN and XTAL2OUT, along with a resistor across these two pins and one external capacitor from each of these pins to ground (see Figure 45). Another resistor can be added in series to the oscillator or resonator to reduce power or to help dissipate excess power. For most crystal applications, 30 pF external capacitors are recommended; however, larger values may be necessary if precise frequency tolerance is required (see Section 9.3, Frequency Accuracy Considerations). For resonator applications, 150 pF external capacitors are recommended. The crystal should be fundamental mode with a power dissipation of at least 1 mW, and be specified at a load capacitance equal to the total capacitance seen by the crystal (including external capacitors and parasitic capacitance). The series resistance of the crystal should be specified to be less than half the absolute value of the negative resistance shown in Figure 46 for the crystal frequency. If a resonator is to be used, the series resistance should be specified to be less than half the absolute value of the negative resistance shown in Figure 48. The frequency of the internal slow/low-power clock is equal to the crystal/resonator frequency. When the software selects this clock to be the main DSP clock, the frequency of CKO\* is equal to that frequency. Figure 45. Fundamental Crystal/Resonator Configuration The following guidelines should be followed when designing the printed-circuit board layout and choosing resistor values. - Resistor R<sub>1</sub> = 10 MΩ. R<sub>2</sub> = 500 Ω. C<sub>1</sub> and C<sub>2</sub> are chosen based on Figures 46 and 48. - Keep crystal and external capacitors as close to XTAL2IN and XTAL2OUT pins as possible to minimize board stray capacitance. - Keep high-frequency digital signals such as CKO\* away from XTAL2IN and XTAL2OUT traces to avoid coupling. - The CKO pin is available only on the 84-pin PLCC and 100-pin TQFP packages. **AT&T Microelectronics** 108 0050026 0016523 339 📟 #### 9.2 Low-Frequency Crystal Oscillator or Resonator (continued) #### 9.2.3 Low-Frequency Crystal Oscillator Negative Resistance Curves Figure 46 shows worst-case negative resistance curves for a low-frequency crystal oscillator operating with a 5 V power supply (VDD = 4.5 V to 5.5 V). These worst-case conditions are as follows: - Maximum Temperature = 120 °C - Minimum VDD = 4.5 V - Maximum Co = 200 pF Figure 46. 5 V Low-Frequency Crystal Oscillator Negative Resistance Curves 109 #### 9.2 Low-Frequency Crystal Oscillator or Resonator (continued) #### 9.2.3 Low-Frequency Crystal Oscillator Negative Resistance Curves (continued) Figure 47 shows worst-case negative resistance curves for a low-frequency crystal oscillator operating with a 3.3 V power supply (VDD = 3.0 V to 3.6 V). These worst-case conditions are as follows: - Maximum Temperature = 120 °C - Minimum VDD = 3.0 V - Maximum Co = 200 pF Figure 47. 3.3 V Low-Frequency Crystal Oscillator Negative Resistance Curves #### 9.2 Low-Frequency Crystal Oscillator or Resonator (continued) #### 9.2.4 Low-Frequency Crystal Resonator Negative Resistance Curves Figure 48 shows worst-case negative resistance curves for a low-frequency crystal resonator operating with a 5 V power supply (VDD = 4.5 V to 5.5 V). These worst-case conditions are as follows: - Maximum Temperature = 120 °C - Minimum VDD = 4.5 V - Maximum Co = 15 pF Figure 48. 5 V Low-Frequency Crystal Resonator Negative Resistance Curves AT&T Microelectronics 111 **■** 0050026 0016526 048 **■** ### 9.2 Low-Frequency Crystal Oscillator or Resonator (continued) #### 9.2.4 Low-Frequency Crystal Resonator Negative Resistance Curves (continued) Figure 49 shows worst-case negative resistance curves for a low-frequency crystal resonator operating with a 3.3 V power supply (VDD = 3.0 V to 3.6 V). These worst-case conditions are as follows: - Maximum Temperature = 120 °C - Minimum VDD = 3.0 V - Maximum Co = 15 pF Figure 49. 3.3 V Low-Frequency Crystal Resonator Negative Resistance Curves **AT&T Microelectronics** 112 0050026 0016527 T84 🚃 #### 9.3 Frequency Accuracy Considerations For most applications, clock frequency errors in the hundreds of parts per million (ppm) can be tolerated with no adverse effect. However, for applications where precise frequency tolerance on the order 100 ppm is required, care must be taken in the choice of external components (crystal and capacitors) as well as in the layout of the printed-circuit board. Several factors determine the frequency accuracy of a crystal-based oscillator circuit. Some of these factors are determined by the properties of the crystal itself. Generally, a low-cost, standard crystal is not sufficient for a high-accuracy application, and a custom crystal must be specified. Most crystal manufacturers provide extensive information concerning the accuracy of their crystals, and an applications engineer from the crystal vendor should be consulted prior to specifying a crystal for a given application. In addition to absolute, temperature, and aging tolerances of a crystal, the operating frequency of a crystal is also determined by the total load capacitance seen by the crystal. When ordering a crystal from a vendor, it is necessary to specify a load capacitance at which crystal operating frequency is measured. Variations in this load capacitance due to temperature and manufacturing variations cause variations in the operating frequency of the oscillator. Figure 50 illustrates some of the sources of this variation. CEXT = External load capacitor (one each required for XTAL1IN and XTAL1OUT) CD = Parasitic capacitance of the DSP1604/06 itself CB = Parasitic capacitance of the printed-wiring board Co = Parasitic capacitance of crystal (not part of CL, but still a source of frequency variation) Figure 50. Components of Load Capacitance for Crystal Oscillator 5-4045(C) The load capacitance, CL, must be specified to the crystal vendor. The crystal manufacturer cuts the crystal so that the frequency of oscillation is correct when the crystal sees this load capacitance. Note that CL refers to a capacitance seen across the crystal leads, meaning that for the circuit shown in Figure 50, CL is the series combination of the two external capacitors (CEXT/2) plus the equivalent board and device strays (CB/2 + CD/2). For example, if 10 pF external capacitors were used and parasitic capacitance is neglected, the crystal should be specified for a load capacitance of 5 pF. If the load capacitance deviates from this value due to the tolerance on the external capacitors or the presence of parasitic capacitance, the frequency also deviates. This change in frequency as a function of load capacitance is known as pullability, which is expressed in units of ppm/pF. #### 9.3 Frequency Accuracy Considerations (continued) For small deviations of a few pF, pullability can be determined by the following equation. pullability(ppm/pF) = $$\frac{(C1) (10^6)}{2 (C0 + CL)^2}$$ where: Co= parasitic capacitance of crystal C1 = motional capacitance of crystal (usually around 1 fF—25 fF, value can be obtained from crystal vendor) CL = total load capacitance seen by crystal **Note:** For a given crystal, making CL as large as possible can reduce pullability and improve frequency stability, while still maintaining sufficient negative resistance to ensure start-up according to the curves shown in Figures 42, 43, 46, and 48. Because the exact values of the parasitic capacitance in a crystal-based oscillator system are unknown, the external capacitors are usually selected empirically to null out the frequency offset on a typical prototype board. Thus, if a crystal is specified to operate with a load capacitance of 15 pF, each external capacitor would have to be slightly less than 30 pF to account for parasitic capacitance. Suppose, for instance, that a crystal for which CL = 15 pF is specified is plugged into the system and it is determined empirically that the best frequency accuracy occurs with CEXT = 28 pF. This would mean that the equivalent board and device parasitic capacitance from each lead to ground would be 2 pF. As an example, suppose it is desired to design a 26 MHz, 5.0 V system with 100 ppm frequency accuracy. The parameters for a typical high-accuracy, custom, 26 MHz fundamental mode crystal are as follows: | Initial Tolerance | 10 ppm | |----------------------------|------------------| | Temperature Tolerance | 25 ppm | | Aging Tolerance | 6 ppm | | Series Resistance | 20 $\Omega$ max. | | Motional Capacitance (C1) | 5 fF max. | | Parasitic Capacitance (Co) | 7 pF max. | | | | To ensure oscillator start-up, the negative resistance of the oscillator with load and parasitic capacitance must be at least twice the series resistance of the crystal, or 40 $\Omega$ . Interpolating from Figure 42 on page 105, external capacitors plus strays can be made as large as 80 pF while still achieving 40 $\Omega$ of negative resistance. Assume for this example that external capacitors are chosen so that the total load capacitance including strays is 80 pF per lead, or 40 pF total. Thus, a load capacitance, CL = 40 pF would be specified to the crystal manufacturer. From the preceding equation, the pullability would be calculated as follows: pullability (ppm/pF) = $$\frac{(C1) (10^6)}{2 (C0 + CL)^2} = \frac{(0.015) (10^6)}{2 (7 + 40)^2} = 3.4 \text{ ppm/pF}$$ If 2% external capacitors are used, the frequency deviation due to this variation is equal to: $$(0.02)(40 pF)(3.4 ppm/pF) = 2.8 ppm$$ **Note:** To simplify analysis, CEXT is considered to be 40 pF. In practice, it would be slightly less than this value to account for strays. Also, temperature and aging tolerance on the capacitors has been neglected. AT&T Microelectronics 114 **■** 0050026 0016529 857 **■** #### 9.3 Frequency Accuracy Considerations (continued) Typical capacitance variation of oscillator circuit in the DSP1604/06 itself across process, temperature, and supply voltage is $\pm 1$ pF. Thus, the expected frequency variation due to the DSP1604/06 is: $$(1 pF)(3.4 ppm/pF) = 3.4 ppm$$ Other frequency accuracy considerations include the following: - Approximate variation in parasitic capacitance of crystal = ±0.5 pF - Frequency shift due to variation in Co = (0.5 pF)(3.4 ppm/pF) = 1.7 ppm - Approximate variation in parasitic capacitance of printed-circuit board = ±1.5 pF - Frequency shift due to variation in board capacitance = (1.5 pF)(3.4 ppm/pF) = 5.1 ppm Therefore, the contributions to frequency variation add up as follows: ``` Initial Tolerance of Crystal = 10.0 ppm Temperature Tolerance of Crystal = 25.0 ppm Aging Tolerance of Crystal = 6.0 ppm Load Capacitor Variation = 2.8 ppm DSP1604/06 Circuit Variation = 3.4 ppm Co Variation = 1.7 ppm Board Variation = 5.1 ppm ``` Total = 54.0 ppm This type of detailed analysis should be performed for any crystal-based application where frequency accuracy is critical. AT&T Microelectronics 115 **0050026 0016530 579** ## 10 Outline Diagrams ## 10.1 80-Pin MQFP Outline Diagram Dimensions are in millimeters. <u>DETAIL A</u> 5-2175(C) ## 10 Outline Diagrams (continued) #### 10.2 84-Pin PLCC Dimensions are in millimeters. ## 10 Outline Diagrams (continued) #### 10.3 100-Pin TQFP Thin Quad Flat Pack Dimensions are in millimeters. 5-2146(C) ### 11 Ordering Information This section describes DSP160X device coding and mask-programmable options. #### 11.1 Device Coding Table 126 defines each DSP160X part number character. Table 126. DSP160X Device Coding | | | | Part Numb | er Character Po | sitions (Left | to Right) | | |----------------|-----------------------------------------------|---------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------| | 1—4 | 5 | 6—7 | 8 | 9—10 | 11—12 | 13 | 14 | | 160X<br>Family | Package<br>(J = MQFP<br>M = PLCC<br>T = TQFP) | ROM Size<br>(Number<br>of 16-bit<br>Kwords) | Designator (H = HD, - or A = No Designation, F = Flash ROM) | ROM Code ID<br>(AA—ZZ) or<br>Flash Pinout<br>Option<br>(P0 = 1604/06,<br>P1 = 1605) | Instruction<br>Cycle<br>Time (ns) | Temperature Class (- or Blank = Com- mercial, I = Industrial) | Supply Voltage<br>[Blank (VDD = 4.5 V to 5.5 V)<br>or<br>T (VDD = 3.0 V to 3.6 V)] | | 1603 | J, M, or T | 24 | F | P0 or P1 | 30 | – or Blank | Blank | | 1003 | J, IVI, OI 1 | 24 | | FUOIFI | 33 | – or Blank | Т | | | | 24 | | | 25 | – or Blank | Blank | | 1604 | J, M, or T | 24<br>(maximum) | H, –, or A | AAZZ | 30 | I, –, or Blank | | | | | (maximam) | | | 31 | I, –, or Blank | Т | | | : | 16 | | | 25 | – or Blank | Blank | | 1605 | J or M | (maximum) | H or – | AA—ZZ | 30 | I, –, or Blank | Diam | | | | (maximum) | | | 31 | I, –, or Blank | T | | | | 16 | | | 25 | – or Blank | Blank | | 1605 | J or M | (maximum) | F | | 30 | – or Blank | Dialik | | | | (IIIaxiiIIaiii) | | | 33 | – or Blank | Т | | | | 24 | | | 25 | – or Blank | Blank | | 1606 | J, M, or T | 24<br>(maximum) | H or – | AA—ZZ | 30 | i, –, or Blank | Diatik | | | | (maximum) | | | 31 | I, –, or Blank | Т | #### 11.2 Mask-Programmable Options The DSP1604/06 contains a ROM which is mask-programmable. Encoding a custom ROM selects the following programming options: - Dual-channel/single-channel SIO. This feature allows the use of the SIO in dual-channel mode. Setting bit 15 (the DUAL bit) in the sioc register has no effect unless the dual-channel SIO mode was selected when the mask was encoded. - Power supply. This option selects the operating voltage range for the device. The power-loss detect circuit for low VDD is programmed through the mask to the proper voltage range. Testing is performed at the specified operating voltage. - ROM security. This option protects the internal ROM contents by not allowing access to the instruction/ coefficient memory map 3. Restricting access to memory map 3 makes it impossible to access IROM space when running from IRAM space.