THOMSON/ DISTRIBUTOR ## CDP1800-Series and CDP6805-Series Peripherals (continued) input Levels: CMOS for All Types | Туре | Description<br>and<br>Function | Features | Operating<br>Voltage<br>Range<br>Volts | Operating<br>Temp<br>Range (T <sub>A</sub> )† | Fanout<br>(TTL<br>Loads) | No. of<br>Pins*<br>Package | |-----------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------|--------------------------|----------------------------| | | | | | | | | | CDP1853<br>CDP1853C | N Bit 1-of-8<br>Decoder | <ul> <li>Provides direct control of up to 7 input &amp; 7 output devices</li> <li>Chip Enable (CE) allows easy expansion for multi-level I/O systems</li> </ul> | 4 to 10.5<br>4 to 6.5 | -40 to +85 | 1 | 16<br>D<br>E | | CDP1881<br>CDP1881C | 6-Bit Latch<br>and Decoder<br>Memory<br>Interface | <ul> <li>Performs memory address latch and decoder functions multiplexed or non-multiplexed</li> <li>Decodes up to 16K bytes of memory</li> <li>Interfaces directly with CDP 1800-series µPs at maximum clock frequency</li> </ul> | 4 to 10.5<br>4 to 6.5 | -40 to +85 | 1 | 20<br>E | | CDP1882<br>CDP1882C | 6-Bit Latch<br>and Decoder<br>Memory | <ul> <li>Performs memory address latch and decoder functions multiplexed or non-multiplexed</li> <li>Decodes up to 16K bytes of memory</li> <li>Interfaces directly with CDP1800-series μPs at maximum clock frequency</li> </ul> | 4 to 10.5<br>4 to 6.5 | -40 to +85 | 1 | 18<br>D<br>E | | CDP1883<br>CDP1883C | 7-Bit Latch<br>and Decoder<br>Memory<br>Interface | <ul> <li>Performs memory address latch and decoder functions multiplexed or non-multiplexed</li> <li>Interfaces cirectly with the CDP1800-series μPs</li> <li>Allows decoding for systems up to 32K bytes</li> </ul> | 4 to 10.5<br>4 to 6.5 | -40 to +85 | 1 | 20<br>E | | SERIAL I/O | | | | | | | | CDP1854A<br>CDP1854AC | Programmable<br>Universal<br>Asynchronous<br>Receiver/<br>Transmitter<br>(UART) | <ul> <li>Two operating modes:</li> <li>Mode 0: functionally compatible with industry types such as the TR1602A</li> <li>Mode 1: interfaces directly with CDP1800-series µPs without additional components</li> <li>Full or half duplex operation</li> <li>Parity, framing, and overrun error detection</li> <li>Baud rate: DC to 200K bits/s at VDD = 5V</li> <li>DC to 400K bits/s at VDD = 10V</li> <li>Fully programmable with externally selectable word length (5-8 bits), parity inhibit, even/odd parity, and 1, 1.5 or 2 stop bits</li> <li>False start bit detection</li> </ul> | | -40 to +85 | 1 | 40<br>D<br>E<br>44<br>Q | | CDP6402<br>CDP6402C | UART | Low-power CMOS circuitry: 7.5mW typ at 3.2MHz (max freq) at V <sub>DD</sub> = 5V Baud rate: | 4 to 10.5<br>4 to 6.5 | -40 to +85 | 1 | 40<br>D<br>E | <sup>†</sup> TA indicates operating temperature range over which the published electrical data are specified <sup>\*</sup> See interpretation guide and packaging section