

Austin Semiconductor, Inc.

#### 4M x 4 CMOS DRAM

WITH FAST PAGE MODE, 3.3V

#### **AVAILABLE AS MILITARY SPECIFICATIONS**

• MIL-STD-883

#### **FEATURES**

- Fast Page Mode Operation
- CAS\-before-RAS\ Refresh Capability
- RAS\-only and Hidden Refresh Capability
- · Self-refresh Capability
- Fast Parallel Test Mode Capability
- TTL Compatible Inputs and Outputs
- Early Write or Output Enable Controlled Write
- JEDEC Standard Pinout
- Single +3.3V ( $\pm 10\%$ ) Power Supply

| OPTIONS                                                                                    | <b>MARKINGS</b> |
|--------------------------------------------------------------------------------------------|-----------------|
| • Timing                                                                                   |                 |
| 60ns access                                                                                | -6              |
| 70ns access                                                                                | -7              |
| Package     Plastic TSOP, 24-pin                                                           | DG              |
| • Operating Temperature Range<br>Military (-55°C to +125°C)<br>Industrial (-40°C to +85°C) | s<br>XT<br>IT   |

#### **GENERAL DESCRIPTION**

The Austin Semiconductor, Inc. AS4C4M4DG is a 4,194,304 x 4 bit Fast Page Mode CMOS DRAM offering high speed random access of memory cells within the same row. This device features a +5V (±10%) power supply, refresh cycle (2K), and fast access times (60 and 70ns). Other features include CAS\-before-RAS\, RAS\-only refresh, selfrefresh operation (128ms refresh period), and Hidden refresh capabilities. This 4M x 4 Fast Page Mode DRAM is fabricated using an advanced CMOS process to realize high bandwidth, low power consumption and high reliability. It may be used as main memory for high level computers, computers and personal computers.

> For more products and information please visit our web site at www.austinsemiconductor.com

| ew)                                                      |
|----------------------------------------------------------|
| 24 Vss<br>23 DQ3<br>22 DQ2<br>21 CAS\<br>20 OE\<br>19 A9 |
| 18                                                       |
|                                                          |

#### PIN ASSIGNMENT

| PIN             | FUNCTION              |
|-----------------|-----------------------|
| A0 - A10        | Address Inputs        |
| DQ0 -DQ3        | Data In/Out           |
| V <sub>SS</sub> | Ground                |
| RAS\            | Row Address Strobe    |
| CAS\            | Column Address Strobe |
| W\              | Read/Write Input      |
| OE/             | Data Output Enable    |
| V <sub>CC</sub> | Power (+5V)           |
| NC              | No Connect            |

#### **ACTIVE POWER DISSIPATION**

| SPEED | 2K  | UNITS |
|-------|-----|-------|
| -6    | 550 | mW    |
| -7    |     | mW    |

#### **PERFORMANCE RANGE**

| SPEED | t <sub>RAC</sub> | t <sub>CAC</sub> | t <sub>RC</sub> | t <sub>PC</sub> | UNITS |
|-------|------------------|------------------|-----------------|-----------------|-------|
| -6    | 60               | 15               | 110             | 40              | ns    |
| -7    |                  |                  |                 |                 | ns    |

Austin Semiconductor, Inc.

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS\***

| Voltage on any pin relative to $V_{CC}(V_{IN}, V_{OUT})$ | 0.5V to +4.6V  |
|----------------------------------------------------------|----------------|
| Voltage on $V_{cc}$ supply relative to $V_{ss}(V_{cc})$  |                |
| Storage Temperature (T <sub>sto</sub> )                  | 55°C to +150°C |
| Power Dissipation (P <sub>D</sub> )                      |                |
| Short Circuit Output Current (L. Address)                |                |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Junction temperature depends upon package type, cycle time, loading, ambient temperature and airflow, and humidity (plastics).

#### ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS

 $(-55^{\circ}C \le T_A \le +125^{\circ}C \& -40^{\circ}C \le T_A \le +85^{\circ}C ; Vcc = 3.3V \pm 0.3V)$ 

| PARAMETER          | SYMBOL          | MIN               | TYP | MAX                | UNITS |
|--------------------|-----------------|-------------------|-----|--------------------|-------|
| Supply Voltage     | V <sub>CC</sub> | 3.0               | 3.3 | 3.6                | V     |
| Ground             | V <sub>SS</sub> | 0                 | 0   | 0                  | V     |
| Input High Voltage | V <sub>IH</sub> | 2.0               |     | $V_{CC} + 0.3^{1}$ | V     |
| Input Low Voltage  | $V_{IL}$        | -0.3 <sup>2</sup> |     | 0.8                | V     |

#### NOTES:

1.  $V_{CC}^{}$  + .13V/15ns, Pulse width is measured at  $V_{CC}^{}$ 

2. -1.3V/15ns, Pulse width is measured at  $\boldsymbol{V}_{SS}$ 

Austin Semiconductor, Inc.

#### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS**

 $(-55^{\circ}C \le T_{A} \le +125^{\circ}C \& -40^{\circ}C \le T_{A} \le +85^{\circ}C ; Vcc = 3.3V \pm 0.3V)$ 

| PARAMETER                                                                                                         | SYMBOL            | MIN | MAX | UNITS |
|-------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|
| Input Leakage Current (any input $0 \le V_{IN} \le V_{IN} + 0.3V$ , all other input pins not under test = 0 Volt) | I <sub>I(L)</sub> | -5  | 5   | uA    |
| Output Leakage Current (Data out is disabled, 0V<br>VOUT<br>VOUT<br>VCC)                                          | I <sub>O(L)</sub> | -5  | 5   | uA    |
| Output High Voltage (I <sub>OH</sub> = -2mA)                                                                      | V <sub>OH</sub>   | 2.4 |     | V     |
| Output Low Voltage (I <sub>OL</sub> = 2mA)                                                                        | V <sub>OL</sub>   |     | 0.4 | V     |

|                    |                                                                                                                                                                                                                                                                                          | M   | AX  |       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| SYMBOL             | PARAMETERS                                                                                                                                                                                                                                                                               | -60 | -70 | UNITS |
| I <sub>CC1</sub> * | Operating Current (RAS\ and CAS Address cycling @ $t_{RC}$ = MIN), Power = Don't Care                                                                                                                                                                                                    | 100 |     |       |
| I <sub>CC2</sub>   | Standby Current (RAS\ = CAS\ = W\ = V <sub>IH</sub> ) Power = Normal L                                                                                                                                                                                                                   | 1   |     |       |
| I <sub>CC3</sub> * | RAS\-only Refresh Current (CAS\ = $V_{IH}$ , RAS Address cycling @ $t_{RC}$ = MIN), Power = Don't Care                                                                                                                                                                                   | 100 |     |       |
| I <sub>CC4</sub> * | Fast Page Mode Current (RAS\ = $V_{IL}$ , CAS Address cycling @ $t_{PC}$ = MIN), Power = Don't Care                                                                                                                                                                                      | 80  |     |       |
| I <sub>CC5</sub>   | Standby Current (RAS\ = CAS\ = W\ = Vcc - 0.2V) Power = Normal L                                                                                                                                                                                                                         | 200 |     |       |
| I <sub>CC6</sub> * | CAS\-BEFORE-RAS\ Refresh Current (RAS\ and CAS\ cycling @ $t_{RC}$ = MIN), Power = Don't Care                                                                                                                                                                                            | 100 |     |       |
| I <sub>CC7</sub>   | Battery back-up current, Average power supply current, Battery back-up mode, Input high voltage ( $V_{IH}$ ) = $V_{CC}$ - 0.2V, Input low voltage ( $V_{IL}$ ) = 0.2V, CAS\ = 0.2V, DQ = Don't care, $T_{RC}$ = 31.25us (4K/L-ver), 62.5us (2K/L-ver), $T_{RAS}$ = $T_{RAS}$ min ~ 300ns | 250 |     |       |
| Iccs               | Self Refresh Current, RAS\ = CAS\ = 0.2V, W\ = OE\ = A0 ~ A11 = $V_{CC}$ - 0.2V or 0.2V, DQ0 ~ DQ3 = $V_{CC}$ - 0.2V, 0.2V or Open                                                                                                                                                       | 200 |     |       |

#### NOTES:

 ${}^*I_{CC1}$ ,  $I_{CC3}$ ,  $I_{CC4}$  and  $I_{CC6}$  are dependent on output loading and cycle rates. Specified values are obtained with the output open.  $I_{CC}$  is specified as an average current. In  $I_{CC1}$ ,  $I_{CC3}$ , and  $I_{CC6}$  address can be changed maximum once while RAS\=  $V_{IL}$ . In  $I_{CC4}$ , address can be changed maximum once within one fast page mode cycle time,  $t_{PC}$ .



# 16 Meg FPM DRAM

AS4LC4M4

**CAPACITANCE** (f = 1MHz;  $Vcc = 3.3V \pm 0.3V$ )

| PARAMETER                         | SYMBOL           | MAX | UNITS |
|-----------------------------------|------------------|-----|-------|
| Input capacitance (A0 - A11)      | C <sub>IN1</sub> | 5   | pF    |
| Input capacitance (RAS CAS W OE\) | C <sub>IN2</sub> | 7   | pF    |
| Output capacitance (DQ0 - DQ3)    | $C_{DQ}$         | 7   | pF    |

#### ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS<sup>1,2</sup>

 $(-55^{\circ}\text{C} \leq \text{T}_{A} \leq +125^{\circ}\text{C} \& -40^{\circ}\text{C} \leq \text{T}_{A} \leq +85^{\circ}\text{C}; \ \text{Vcc} = 3.3 \ \text{V} \ \pm 0.3 \ \text{V}; \ \text{V}_{\text{IH}} / \text{V}_{\text{IL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}; \ \text{V}_{\text{OH}} / \text{V}_{\text{OL}} = 2.0 / 0.8 \ \text{V}_{\text{OL}} = 2.0 /$ 

|                  |                                           | -(  | 60  | -   | 70  |       |          |
|------------------|-------------------------------------------|-----|-----|-----|-----|-------|----------|
| SYMBOL           | PARAMETER                                 | MIN | MAX | MIN | MAX | UNITS | NOTES    |
| t <sub>RC</sub>  | Random read or write cycle time           | 110 |     |     |     | ns    |          |
| t <sub>RWC</sub> | Read-modify-write cycle time              | 155 |     |     |     | ns    | 3, 4, 10 |
| t <sub>RAC</sub> | Access time from RAS\                     |     | 60  |     |     | ns    | 3, 4, 5  |
| t <sub>CAC</sub> | Access time from CAS\                     |     | 15  |     |     | ns    | 3, 10    |
| t <sub>AA</sub>  | Access time from column address           |     | 30  |     |     | ns    | 3        |
| t <sub>CLZ</sub> | CAS\ to output in Low-Z                   | 0   |     |     |     | ns    | 6        |
| t <sub>OFF</sub> | Output buffer turn-off delay              | 0   | 15  |     |     | ns    | 2        |
| t <sub>T</sub>   | Transition time (raise and fall)          | 3   | 50  |     |     | ns    |          |
| t <sub>RP</sub>  | RAS\ precharge time                       | 40  |     |     |     | ns    |          |
| t <sub>RAS</sub> | RAS\ pulse width                          | 60  | 10K |     |     | ns    |          |
| t <sub>RSH</sub> | RAS\ hold time                            | 15  |     |     |     | ns    |          |
| t <sub>CSH</sub> | CAS\ hold time                            | 60  |     |     |     | ns    |          |
| t <sub>CAS</sub> | CAS\ pulse width                          | 15  | 10K |     |     | ns    |          |
| t <sub>RCD</sub> | RAS\ to CAS\ delay time                   | 20  | 45  |     |     | ns    | 4        |
| t <sub>RAD</sub> | RAS\ to column address delay time         | 15  | 30  |     |     | ns    | 10       |
| t <sub>CRP</sub> | CAS\ to RAS\ precharge time               | 5   |     |     |     | ns    |          |
| t <sub>ASR</sub> | Row address set-up time                   | 0   |     |     |     | ns    |          |
| t <sub>RAH</sub> | Row address hold time                     | 10  |     |     |     | ns    |          |
| t <sub>ASC</sub> | Column address set-up time                | 0   |     |     |     | ns    |          |
| t <sub>CAH</sub> | Column address hold time                  | 10  |     |     |     | ns    |          |
| t <sub>RAL</sub> | Column address to RAS\ lead time          | 30  |     |     |     | ns    |          |
| t <sub>RCS</sub> | Read command set-up time                  | 0   |     |     |     | ns    |          |
| t <sub>RCH</sub> | Read command hold time referenced to CAS\ | 0   |     |     |     | ns    | 8        |
| t <sub>RRH</sub> | Read command hold time referenced to RAS\ | 0   |     |     |     | ns    | 8        |
| t <sub>WCH</sub> | Write command hold time                   | 10  |     |     |     | ns    |          |
| t <sub>WP</sub>  | Write command pulse width                 | 10  |     |     |     | ns    |          |
| t <sub>RWL</sub> | Write command to RAS\ lead time           | 15  |     |     |     | ns    |          |
| t <sub>CWL</sub> | Write command to CAS\ lead time           | 15  |     |     |     | ns    |          |



#### ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS<sup>1,2</sup> (CONTINUED)

|                   |                                             | -(  | 60   |     | 70  |       |            |
|-------------------|---------------------------------------------|-----|------|-----|-----|-------|------------|
| SYMBOL            | PARAMETER                                   | MIN | MAX  | MIN | MAX | UNITS | NOTES      |
| t <sub>DS</sub>   | Data set-up time                            | 0   |      |     |     | ns    | 9          |
| t <sub>DH</sub>   | Data hold time                              | 10  |      |     |     | ns    | 9          |
| t <sub>REF</sub>  | Refresh period                              |     | 128  |     |     | ms    |            |
| t <sub>WCS</sub>  | Write command set-up time                   | 0   |      |     |     | ns    | 7          |
| t <sub>CWD</sub>  | CAS\ to W\ delay time                       | 40  |      |     |     | ns    | 7          |
| t <sub>RWD</sub>  | RAS\ to W\ delay time                       | 85  |      |     |     | ns    | 7          |
| t <sub>AWD</sub>  | Column address to W\ delay time             | 55  |      |     |     | ns    | 7          |
| t <sub>CPWD</sub> | CAS\ precharge to W\ delay time             | 60  |      |     |     | ns    |            |
| t <sub>CSR</sub>  | CAS\ set-up time (CAS\-before-RAS\ refresh) | 5   |      |     |     | ns    |            |
| t <sub>CHR</sub>  | CAS\ hold time (CAS\-before-RAS\ refresh)   | 10  |      |     |     | ns    |            |
| t <sub>RPC</sub>  | RAS\ to CAS\ precharge time                 | 5   |      |     |     | ns    |            |
| t <sub>CPA</sub>  | Access time from CAS\ precharge             |     | 35   |     |     | ns    | 3          |
| t <sub>PC</sub>   | Fast Page cycle time                        | 40  |      |     |     | ns    |            |
| t <sub>PRWC</sub> | Fast Page read-modify-write cycle time      | 85  |      |     |     | ns    |            |
| t <sub>CP</sub>   | CAS\ precharge time (Fast Page Cycle)       | 10  |      |     |     | ns    |            |
| t <sub>RASP</sub> | RAS\ pulse width (Fast Page Cycle)          | 60  | 200K |     |     | ns    |            |
| t <sub>RHCP</sub> | RAS\ hold time from CAS\ precharge          | 35  |      |     |     | ns    |            |
| t <sub>OEA</sub>  | OE\ access time                             |     | 15   |     |     | ns    |            |
| t <sub>OED</sub>  | OE\ to data delay                           | 15  |      |     |     | ns    |            |
| t <sub>OEZ</sub>  | Output buffer turn off delay time from OE\  | 0   | 15   |     |     | ns    | 6          |
| t <sub>OEH</sub>  | OE\ command hold time                       | 15  |      |     |     | ns    |            |
| t <sub>WTS</sub>  | Write command set-up time (Test mode in)    | 10  |      |     |     | ns    | 11         |
| t <sub>WTH</sub>  | Write command hold time (Test mode in)      | 10  |      |     |     | ns    | 11         |
| t <sub>WRP</sub>  | W\ to RAS\ precharge time (C\-B-R\ refresh) | 10  |      |     |     | ns    |            |
| t <sub>WRH</sub>  | W\ to RAS\ hold time (C\-B-R\ refresh)      | 10  |      |     |     | ns    |            |
| t <sub>RASS</sub> | RAS\ pulse width (C\-B-R\ self refresh)     | 100 |      |     |     | us    | 13, 14, 15 |
| t <sub>RPS</sub>  | RAS\ precharge time (C\-B-R\ self refresh)  | 110 |      |     |     | ns    | 13, 14, 15 |
| t <sub>CHS</sub>  | CAS\ hold time (C\-B-R\ self refresh)       | -50 |      |     |     | ns    | 13, 14, 15 |



Austin Semiconductor, Inc.

#### TEST MODE CYCLE<sup>11</sup>

|                   |                                    | -(  | 60   | -7  | 70  |       |              |
|-------------------|------------------------------------|-----|------|-----|-----|-------|--------------|
| SYMBOL            | PARAMETER                          | MIN | MAX  | MIN | MAX | UNITS | NOTES        |
| t <sub>RC</sub>   | Random read or write cycle time    | 115 |      |     |     | ns    |              |
| t <sub>RWC</sub>  | Read-modify-write cycle time       | 160 |      |     |     | ns    |              |
| t <sub>RAC</sub>  | Access time from RAS\              |     | 65   |     |     | ns    | 3, 4, 10, 12 |
| t <sub>CAC</sub>  | Access time from CAS\              |     | 20   |     |     | ns    | 3, 4, 5, 12  |
| t <sub>AA</sub>   | Access time from column address    |     | 35   |     |     | ns    | 3, 10 ,12    |
| t <sub>RAS</sub>  | RAS\ pulse width                   | 65  | 10K  |     |     | ns    |              |
| t <sub>CAS</sub>  | CAS\ pulse width                   | 20  | 10K  |     |     | ns    |              |
| t <sub>RSH</sub>  | RAS\ hold time                     | 20  |      |     |     | ns    |              |
| t <sub>CSH</sub>  | CAS\ hold time                     | 65  |      |     |     | ns    |              |
| t <sub>RAL</sub>  | Column address to RAS\ lead time   | 35  |      |     |     | ns    |              |
| t <sub>CWD</sub>  | CAS\ to W\ delay time              | 45  |      |     |     | ns    | 7            |
| t <sub>RWD</sub>  | RAS\ to W\ delay time              | 90  |      |     |     | ns    | 7            |
| t <sub>AWD</sub>  | Column address to W∖ delay time    | 60  |      |     |     | ns    | 7            |
| t <sub>CPWD</sub> | CAS\ precharge to W\ delay time    | 65  |      |     |     | ns    |              |
| t <sub>PC</sub>   | Fast Page cycle time               | 45  |      |     |     | ns    |              |
| t <sub>PRWC</sub> | Fast Page read-modify-write time   | 90  |      |     |     | ns    |              |
| t <sub>RASP</sub> | RAS\ pulse width (Fast Page Cycle) | 65  | 200K |     |     | ns    |              |
| t <sub>CPA</sub>  | Access time from CAS\ precharge    |     | 40   |     |     | ns    | 3            |
| t <sub>OEA</sub>  | OE\ access time                    |     | 20   |     |     | ns    |              |
| t <sub>OED</sub>  | OE∖ to data delay                  | 20  |      |     |     | ns    |              |
| t <sub>OEH</sub>  | OE\ command hold time              | 20  |      |     |     | ns    | _            |

- 1. An initial pause of 200us is required after power-up followed by an 8 RAS\-only refresh or CAS\-before-RAS\ refresh cycles before proper device operation is achieved.
- 2.  $V_{HI}(MIN)$  and  $V_{HI}(MIN)$  are reference levels for measuring timing of input signals. Transition times are measured between  $V_{HI}(MIN)$  and  $V_{HI}(MIN)$  and are assumed to be 5ns for all inputs.
- 4. Operation within the  $t_{RCD}(MAX)$  limit insures that  $t_{RAC}(MAX)$  and be met.  $t_{RCD}(MAX)$  is specified as a reference point only. If  $t_{RCD}$  is greater than the specified  $t_{RCD}(MAX)$  limit, then access time is controlled exclusively by t<sub>CAC</sub>
- 6.  $t_{OFF}(MIN)$  and  $t_{OEZ}(MAX)$  define the time at which the output achieves the open circuit condition and are not referenced  $V_{OH}$  or  $V_{OL}$ .
- 7.  $t_{WCS}$ ,  $t_{RWD}$ ,  $t_{CWD}$  and  $t_{AWD}$  are non restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If  $t_{WCS} \ge t_{WCS}$  (MIN), the cycle is an early write cycle and the data output will remain high impedance for the duration of the cycle. If  $t_{CWD} \ge t_{CWD}(MIN)$ ,  $t_{RWD} \ge t_{RWD}(MIN)$  and  $t_{AWD} \ge t_{AWD}(MIN)$ , then the cycle is a read-modify-write cycle and the data output will contain the data read from the selected address. If neither of the above conditions is satisfied, the condition of the data out is indeterminate.
- 8. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle.
- 9. These parameters are referenced to CAS\ falling edge in early write cycles and to W\ falling edge in read-modify-write cycles.
- 10. Operation within the  $t_{RAD}(MAX)$  limit insures that  $t_{RAC}(MAX)$  can be met.  $t_{RAD}(MAX)$  is specified as a reference point only. If  $t_{RAD}$  is greater than the specified  $t_{RAS}(MAX)$  limit, then access time is
- 11. These specifications are applied in the test mode.
- 12. In test mode read cycle, the value of  $t_{RAC}$ ,  $t_{AA}$ ,  $t_{CAC}$  is delayed by 2ns to 5ns for the specified values. These parameters should be specified in test mode cycles by adding the above value to the specified value in this data sheet.
- If t<sub>RASS</sub> ≥ 100 us, then RAS\ precharge time must use t<sub>RPS</sub> instead of t<sub>RP</sub>.
   For RAS\-only refresh and burst CAS\-before-RAS\ refresh mode, 2048 cycles of burst refresh must be executed within 32ms before and after self refresh, in order to meet refresh specification.
- 15. For distributed CAS\-before-RAS\ with 15.6us interval CAS\-before-RAS\ refresh should be executed with in 15.6us immediately before and after self refresh in order to meet refresh specification.

## 16 Meg FPM DRAM

AS4LC4M4

#### **READ CYCLE**



Austin Semiconductor, Inc.

## WRITE CYCLE (EARLY WRITE) $D_{OUT} = OPEN$



Austin Semiconductor, Inc.

## WRITE CYCLE (OE\ CONTROLLED WRITE) $D_{OUT} = OPEN$



Austin Semiconductor, Inc.

#### **READ-MODIFY-WRITE CYCLE**



#### **FAST PAGE READ CYCLE**



Austin Semiconductor, Inc.

AS4LC4N

## FAST PAGE WRITE CYCLE (EARLY WRITE) $D_{OUT} = OPEN$



Austin Semiconductor, Inc.

#### **FAST PAGE READ-MODIFY-WRITE CYCLE**





Austin Semiconductor, Inc.

### RAS\-ONLY REFRESH CYCLE (W\, OE\, $D_{IN} = DON'T CARE; D_{OUT} = OPEN$ )



#### CAS\-BEFORE-RAS\ REFRESH CYCLE (OE\, A = DON'T CARE)



Austin Semiconductor, Inc.

### HIDDEN REFRESH CYCLE (READ)



# 16 Meg FPM DRAM

AS4LC4M4

## HIDDEN REFRESH CYCLE (WRITE) $D_{OUT} = OPEN$





Austin Semiconductor, Inc.

#### CAS\-BEFORE-RAS\ SELF REFRESH CYCLE (OE\, A = DON'T CARE)



#### TEST MODE IN CYCLE (OE\, A = DON'T CARE)



Austin Semiconductor, Inc.

### **MECHANICAL DEFINITIONS\***

Package Designator DG



Austin Semiconductor, Inc.

#### ORDERING INFORMATION

EXAMPLE: AS4LC4M4DG-6/XT

| Device Number | Package Type | Speed | Process |
|---------------|--------------|-------|---------|
| AS4LC4M4      | DG           | -6    | /*      |
| AS4LC4M4      | DG           | -7    | /*      |

#### \*AVAILABLE PROCESSES

IT = Industrial Temperature Range -40 °C to +85 °C XT = Extended Temperature Range -55 °C to +125 °C