#### **Freescale Semiconductor** **Technical Data** DSP56303 Rev. 11, 2/2005 # **DSP56303** #### 24-Bit Digital Signal Processor Figure 1. DSP56303 Block Diagram The DSP56303 is a member of the DSP56300 core family of programmable CMOS DSPs. Significant architectural features of the DSP56300 core family include a barrel shifter, 24-bit addressing, instruction cache, and DMA. The DSP56303 offers 100 MMACS using an internal 100 MHz clock at 3.0–3.6 volts. The DSP56300 core family offers a rich instruction set and low power dissipation, as well as increasing levels of speed and power to enable wireless, telecommunications, and multimedia products. ### **Table of Contents** | | | Data Sheet Conventions | i | |-----------|-------|-------------------------------------------------|------| | | | Features | ii | | | | Target Applications | iv | | | | Product Documentation | iv | | Chapter 1 | Signa | als/Connections | | | - | 1.1 | Power | 1-3 | | | 1.2 | Ground | 1-3 | | | 1.3 | Clock | 1-4 | | | 1.5 | External Memory Expansion Port (Port A) | 1-4 | | | 1.6 | Interrupt and Mode Control | 1-7 | | | 1.7 | Host Interface (HI08) | 1-8 | | | 1.8 | Enhanced Synchronous Serial Interface 0 (ESSI0) | 1-11 | | | 1.9 | Enhanced Synchronous Serial Interface 1 (ESSI1) | 1-12 | | | 1.10 | Serial Communication Interface (SCI) | 1-14 | | | 1.11 | Timers | 1-15 | | | 1.12 | JTAG and OnCE Interface | 1-16 | | Chapter 2 | Spec | cifications | | | - | 2.1 | Maximum Ratings | 2-1 | | | 2.3 | Thermal Characteristics | 2-2 | | | 2.4 | DC Electrical Characteristics | 2-2 | | | 2.5 | AC Electrical Characteristics | 2-3 | | Chapter 3 | Pack | aging | | | - | 3.1 | TQFP Package Description | 3-2 | | | 3.2 | TQFP Package Mechanical Drawing | | | | 3.3 | MAP-BGA Package Description | 3-10 | | | 3.4 | MAP-BGA Package Mechanical Drawing | 3-18 | | Chapter 4 | Desig | gn Considerations | | | - | 4.1 | Thermal Design Considerations | 4-1 | | | 4.2 | Electrical Design Considerations | 4-2 | | | 4.3 | Power Consumption Considerations | | | | 4.4 | PLL Performance Issues | | | | 4.5 | Input (EXTAL) Jitter Requirements | | | | | • | | #### Appendix A Power Consumption Benchmark #### **Data Sheet Conventions** | OVERBAR | Indicates a signal that is active when pulled low (For example, the RESET pin is active when | |---------|----------------------------------------------------------------------------------------------| | | low.) | "asserted" Means that a high true (active high) signal is high or that a low true (active low) signal is low "deasserted" Means that a high true (active high) signal is low or that a low true (active low) signal is high | Examples: | Signal/Symbol | Logic State | Signal State | Voltage | |-----------|---------------|-------------|--------------|-----------------| | | PIN | True | Asserted | $V_{IL}/V_{OL}$ | | | PIN | False | Deasserted | $V_{IH}/V_{OH}$ | | | PIN | True | Asserted | $V_{IH}/V_{OH}$ | | | PIN | False | Deasserted | $V_{IL}/V_{OL}$ | Note: Values for $V_{IL}$ , $V_{OL}$ , $V_{IH}$ , and $V_{OH}$ are defined by individual product specifications. iii ### **Features** **Table 1** lists the features of the DSP56303 device. Table 1. DSP56303 Features | Feature | | | Descr | | | | | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------|--| | High-Performance<br>DSP56300 Core | <ul> <li>100 million multiply-accumulates per second (MMACS) with a 100 MHz clock at 3.3 V nominal</li> <li>Object code compatible with the DSP56000 core with highly parallel instruction set</li> <li>Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel multiplier-accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control</li> <li>Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts</li> <li>Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals</li> <li>Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination</li> <li>Hardware debugging support including on-chip emulation (OnCE') module, Joint Test Action Group (JTAG) test access port (TAP)</li> </ul> | | | | | | | | Internal Peripherals | Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater) Serial communications interface (SCI) with baud rate generator Triple timer module Up to thirty-four programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled | | | | | | | | Internal Memories | • 192 × 24-bit bo • 8 K × 24-bit RA • Program RAM Size 4096 × 24-bit 3072 × 24-bit 2048 × 24-bit 1024 × 24-bit | M total | X data RAM, and X X Data RAM Size 2048 × 24-bit 2048 × 24-bit 3072 × 24-bit 3072 × 24-bit | Y data RAM sizes Y Data RAM Size 2048 × 24-bit 2048 × 24-bit 3072 × 24-bit 3072 × 24-bit | are programmable Instruction Cache disabled enabled disabled enabled | Switch Mode disabled disabled enabled enabled | | | External Memory<br>Expansion | Data memory expansion to two 256 K × 24-bit word memory spaces using the standard external address lines Program memory expansion to one 256 K × 24-bit words memory space using the standard external address lines External memory expansion port Chip select logic for glueless interface to static random access memory (SRAMs) Internal DRAM Controller for glueless interface to dynamic random access memory (DRAMs) | | | | | | | | Power Dissipation | Very low-power CMOS design Wait and Stop low-power standby modes Fully static design specified to operate down to 0 Hz (dc) Optimized power management circuitry (instruction-dependent, peripheral-dependent, and modedependent) | | | | | | | | Packaging | <ul><li>144-pin TQFP p</li><li>196-pin molded</li></ul> | | ee or lead-bearing<br>grid array (MAP-B0 | | d-free or lead-bea | uring versions | | Freescale Semiconductor ### **Target Applications** Examples include: - Multi-line voice/data/fax processing - Video conferencing - Audio applications - Control #### **Product Documentation** The documents listed in **Table 2** are required for a complete description of the DSP56303 device and are necessary to design properly with the part. Documentation is available from a local Freescale distributor, a Freescale semiconductor sales office, or a Freescale Semiconductor Literature Distribution Center. For documentation updates, visit the Freescale DSP website. See the contact information on the back cover of this document. Table 2. DSP56303 Documentation | Name | Description | Order Number | | |---------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------|--| | | Detailed functional description of the DSP56303 memory configuration, operation, and register programming | DSP56303UM | | | DSP56300 Family<br>Manual | Detailed description of the DSP56300 family processor core and instruction set | DSP56300FM | | | | Documents describing specific applications or optimized device operation including code examples | See the DSP56303 product website | | # Signals/Connections 1 The DSP56303 input and output signals are organized into functional groups as shown in **Table 1-1**. **Figure 1-1** diagrams the DSP56303 signals by functional group. The remainder of this chapter describes the signal pins in each functional group. Table 1-1. DSP56303 Functional Signal Groupings | Eunetianal Croup | | Number of Signals | | | | |----------------------------------------------|----------------------------|-------------------|---------|--|--| | Functional Group | | TQFP | MAP-BGA | | | | Power (V <sub>CC</sub> ) | | 18 | 18 | | | | Ground (GND) | | 19 | 66 | | | | Clock | | 2 | 2 | | | | PLL | | 3 | 3 | | | | Address bus | | 18 | 18 | | | | Data bus | Port A <sup>1</sup> | 24 | 24 | | | | Bus control | | 13 | 13 | | | | Interrupt and mode control | | 5 | 5 | | | | Host interface (HI08) | Port B <sup>2</sup> | 16 | 16 | | | | Enhanced synchronous serial interface (ESSI) | Ports C and D <sup>3</sup> | 12 | 12 | | | | Serial communication interface (SCI) | 3 | 3 | | | | | Timer | 3 | 3 | | | | | OnCE/JTAG Port | OnCE/JTAG Port | | | | | Notes: - 1. Port A signals define the external memory interface port, including the external address bus, data bus, and control signals. - 2. Port B signals are the HI08 port signals multiplexed with the GPIO signals. - 3. Port C and D signals are the two ESSI port signals multiplexed with the GPIO signals. - 4. Port E signals are the SCI port signals multiplexed with the GPIO signals. - 5. There are 2 signal connections in the TQFP package and 7 signal connections in the MAP-BGA package that are not used. These are designated as no connect (NC) in the package description (see **Chapter 3**). **Note:** This chapter refers to a number of configuration registers used to select individual multiplexed signal functionality. Refer to the *DSP56303 User's Manual* for details on these configuration registers. - The HI08 port supports a non-multiplexed or a multiplexed bus, single or double Data Strobe (DS), and single or double Host Request (HR) configurations. Since each of these modes is configured independently, any combination of these modes is possible. These HI08 signals can also be configured alternatively as GPIO signals (PB[0–15]). Signals with dual designations (for example, HAS/HAS) have configurable polarity. - 2. The ESSI0, ESSI1, and SCI signals are multiplexed with the Port C GPIO signals (PC[0–5]), Port D GPIO signals (PD[0–5]), and Port E GPIO signals (PE[0–2]), respectively. - 3. TIO[0-2] can be configured as GPIO signals. - 4. Ground connections shown in this figure are for the TQFP package. In the MAP-BGA package, in addition to the GND<sub>P</sub> and GND<sub>P1</sub> connections, there are 64 GND connections to a common internal package ground plane. Figure 1-1. Signals Identified by Functional Group ### 1.1 Power Table 1-2. Power Inputs | Power Name | Description | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | V <sub>CCP</sub> | PLL Power—V <sub>CC</sub> dedicated for PLL use. The voltage should be well-regulated and the input should be provided with an extremely low impedance path to the V <sub>CC</sub> power rail. | | | | | | V <sub>CCQ</sub> | <b>Quiet Power</b> —An isolated power for the core processing logic. This input must be isolated externally from all other chip power inputs. | | | | | | V <sub>CCA</sub> | Address Bus Power—An isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs, except V <sub>CCQ</sub> . | | | | | | V <sub>CCD</sub> | <b>Data Bus Power</b> —An isolated power for sections of the data bus I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQ</sub> . | | | | | | V <sub>CCC</sub> | <b>Bus Control Power</b> —An isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQ</sub> . | | | | | | V <sub>CCH</sub> | Host Power—An isolated power for the HI08 I/O drivers. This input must be tied externally to all other chip power inputs, except V <sub>CCQ</sub> . | | | | | | V <sub>CCS</sub> | <b>ESSI, SCI, and Timer Power</b> —An isolated power for the ESSI, SCI, and timer I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQ</sub> . | | | | | | Note: The user m | ust provide adequate external decoupling capacitors for all power connections. | | | | | ### 1.2 Ground Table 1-3. Grounds<sup>1</sup> | <b>Ground Name</b> | Description | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | GND <sub>P</sub> PLL Ground—Ground-dedicated for PLL use. The connection should be provided with an extremely leads to ground. V <sub>CCP</sub> should be bypassed to GND <sub>P</sub> by a 0.47 μF capacitor located as close as possible package. | | | | | | | | | GND <sub>P1</sub> | PLL Ground 1—Ground-dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. | | | | | | | | GND <sub>Q</sub> <sup>2</sup> | <b>Quiet Ground</b> —An isolated ground for the internal processing logic. This connection must be tied externally to all other chip ground connections, except GND <sub>P</sub> and GND <sub>P1</sub> . The user must provide adequate external decoupling capacitors. | | | | | | | | GND <sub>A</sub> <sup>2</sup> | <b>Address Bus Ground</b> —An isolated ground for sections of the address bus I/O drivers. This connection must be tied externally to all other chip ground connections, except GND <sub>P</sub> and GND <sub>P1</sub> . The user must provide adequate external decoupling capacitors. | | | | | | | | GND <sub>D</sub> <sup>2</sup> | <b>Data Bus Ground</b> —An isolated ground for sections of the data bus I/O drivers. This connection must be tied externally to all other chip ground connections, except GND <sub>P</sub> and GND <sub>P1</sub> . The user must provide adequate external decoupling capacitors. | | | | | | | | GND <sub>C</sub> <sup>2</sup> | <b>Bus Control Ground</b> —An isolated ground for the bus control I/O drivers. This connection must be tied externally to all other chip ground connections, except GND <sub>P</sub> and GND <sub>P1</sub> . The user must provide adequate external decoupling capacitors. | | | | | | | | GND <sub>H</sub> <sup>2</sup> | <b>Host Ground</b> —An isolated ground for the HI08 I/O drivers. This connection must be tied externally to all other chip ground connections, except GND <sub>P</sub> and GND <sub>P1</sub> . The user must provide adequate external decoupling capacitors. | | | | | | | | GND <sub>S</sub> <sup>2</sup> | <b>ESSI, SCI, and Timer Ground</b> —An isolated ground for the ESSI, SCI, and timer I/O drivers. This connection must be tied externally to all other chip ground connections, except GND <sub>P</sub> and GND <sub>P1</sub> . The user must provide adequate external decoupling capacitors. | | | | | | | | GND <sup>3</sup> | Ground—Connected to an internal device ground plane. | | | | | | | | <b>2.</b> The | le user must provide adequate external decoupling capacitors for all GND connections. lese connections are only used on the TQFP package. lese connections are common grounds used on the MAP-BGA package. | | | | | | | ### 1.3 Clock Table 1-4. Clock Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | EXTAL | Input | Input | External Clock/Crystal Input—Interfaces the internal crystal oscillator input to an external crystal or an external clock. | | XTAL | Output | Chip-driven | Crystal Output—Connects the internal crystal oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. | ### 1.4 PLL **Table 1-5.** Phase-Locked Loop Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKOUT | Output | Chip-driven | Clock Output—Provides an output clock synchronized to the internal core clock phase. | | | | | If the PLL is enabled and both the multiplication and division factors equal one, then CLKOUT is also synchronized to EXTAL. | | | | | If the PLL is disabled, the CLKOUT frequency is half the frequency of EXTAL. | | PCAP | Input | Input | PLL Capacitor—An input connecting an off-chip capacitor to the PLL filter. Connect one capacitor terminal to PCAP and the other terminal to V <sub>CCP</sub> . | | | | | If the PLL is not used, PCAP can be tied to V <sub>CC</sub> , GND, or left floating. | | PINIT | Input | Input | PLL Initial—During assertion of RESET, the value of PINIT is written into the PLL enable (PEN) bit of the PLL control (PCTL) register, determining whether the PLL is enabled or disabled. | | NMI | Input | | Nonmaskable Interrupt—After RESET deassertion and during normal instruction processing, this Schmitt-trigger input is the negative-edge-triggered NMI request internally synchronized to CLKOUT. | | | | | Note: PINIT/NMI can tolerate 5 V. | ### 1.5 External Memory Expansion Port (Port A) **Note:** When the DSP56303 enters a low-power standby mode (stop or wait), it releases bus mastership and tristates the relevant Port A signals: A[0–17], D[0–23], AA0/RAS0–AA3/RAS3, RD, WR, BB, CAS. #### 1.5.1 External Address Bus Table 1-6. External Address Bus Signals | Signal Name | Туре | State During<br>Reset, Stop, or<br>Wait | Signal Description | |-------------|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[0-17] | Output | Tri-stated | Address Bus—When the DSP is the bus master, A[0–17] are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A[0–17] do not change state when external memory spaces are not being accessed. | DSP56303 Technical Data, Rev. 11 ### 1.5.2 External Data Bus Table 1-7. External Data Bus Signals | Signal<br>Name | Туре | State<br>During<br>Reset | State<br>During Stop<br>or Wait | Signal Description | |----------------|---------------|--------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[0-23] | Input/ Output | Ignored Input | , 0 | <b>Data Bus</b> —When the DSP is the bus master, D[0–23] are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D[0–23] are tri-stated. | ### 1.5.3 External Bus Control Table 1-8. External Bus Control Signals | Signal<br>Name | Туре | State During Reset,<br>Stop, or Wait | Signal Description | |----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AA[0-3] | Output | Tri-stated | Address Attribute—When defined as AA, these signals can be used as chip selects or additional address lines. The default use defines a priority scheme under which only one AA signal can be asserted at a time. Setting the AA priority disable (APD) bit (Bit 14) of the Operating Mode Register, the priority mechanism is disabled and the lines can be used together as four external lines that can be decoded externally into 16 chip select signals. | | RAS[0-3] | Output | | <b>Row Address Strobe</b> —When defined as $\overline{RAS}$ , these signals can be used as $\overline{RAS}$ for DRAM interface. These signals are tri-statable outputs with programmable polarity. | | RD | Output | Tri-stated | <b>Read Enable</b> —When the DSP is the bus master, $\overline{\text{RD}}$ is an active-low output that is asserted to read external memory on the data bus (D[0–23]). Otherwise, $\overline{\text{RD}}$ is tristated. | | WR | Output | Tri-stated | <b>Write Enable</b> —When the DSP is the bus master, $\overline{\text{WR}}$ is an active-low output that is asserted to write external memory on the data bus (D[0–23]). Otherwise, the signals are tri-stated. | | TA | Input | Ignored Input | Transfer Acknowledge—If the DSP56303 is the bus master and there is no external bus activity, or the DSP56303 is not the bus master, the $\overline{\text{TA}}$ input is ignored. The $\overline{\text{TA}}$ input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2 infinity) can be added to the wait states inserted by the bus control register (BCR) by keeping $\overline{\text{TA}}$ deasserted. In typical operation, $\overline{\text{TA}}$ is deasserted at the start of a bus cycle, is asserted to enable completion of the bus cycle, and is deasserted before the next bus cycle. The current bus cycle completes one clock period after $\overline{\text{TA}}$ is asserted synchronous to CLKOUT. The number of wait states is determined by the $\overline{\text{TA}}$ input or by the BCR, whichever is longer. The BCR can be used to set the minimum number of wait states in external bus cycles. To use the $\overline{\text{TA}}$ functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by $\overline{\text{TA}}$ deassertion; otherwise, improper operation may result. $\overline{\text{TA}}$ can operate synchronously or asynchronously depending on the setting of the TAS bit in the Operating Mode Register. $\overline{\text{TA}}$ functionality cannot be used during DRAM type accesses; otherwise improper operation may result. | | BR | Output | Reset: Output<br>(deasserted) State during Stop/Wait<br>depends on BRH bit<br>setting: • BRH = 0: Output,<br>deasserted • BRH = 1: Maintains last<br>state (that is, if asserted,<br>remains asserted) | Bus Request—Asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ may be asserted or deasserted independently of whether the DSP56303 is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56303 is the bus master. (See the description of bus "parking" in the $\overline{BB}$ signal description.) The bus request hold (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is affected only by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state. | DSP56303 Technical Data, Rev. 11 Freescale Semiconductor 1-5 Table 1-8. External Bus Control Signals (Continued) | Signal<br>Name | Туре | State During Reset,<br>Stop, or Wait | Signal Description | |----------------|------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BG | Input | Ignored Input | Bus Grant—Asserted by an external bus arbitration circuit when the DSP56303 becomes the next bus master. When $\overline{BG}$ is asserted, the DSP56303 must wait until $\overline{BB}$ is deasserted before taking bus mastership. When $\overline{BG}$ is deasserted, bus mastership is typically given up at the end of the current bus cycle. This may occur in the middle of an instruction that requires more than one external bus cycle for execution. | | | | | The default operation of this bit requires a setup and hold time as specified in <b>Table 2-14</b> . An alternate mode can be invoked: set the asynchronous bus arbitration enable (ABE) bit (Bit 13) in the Operating Mode Register. When this bit is set, $\overline{BG}$ and $\overline{BB}$ are synchronized internally. This eliminates the respective setup and hold time requirements but adds a required delay between the deassertion of an initial $\overline{BG}$ input and the assertion of a subsequent $\overline{BG}$ input. | | BB | Input/<br>Output | Ignored Input | Bus Busy—Indicates that the bus is active. Only after $\overline{BB}$ is deasserted can the pending bus master become the bus master (and then assert the signal again). The bus master may keep $\overline{BB}$ asserted after ceasing bus activity regardless of whether $\overline{BR}$ is asserted or deasserted. Called "bus parking," this allows the current bus master to reuse the bus without rearbitration until another device requires the bus. $\overline{BB}$ is deasserted by an "active pull-up" method (that is, $\overline{BB}$ is driven high and then released and held high by an external pull-up resistor). | | | | | The default operation of this signal requires a setup and hold time as specified in <b>Table 2-14</b> . An alternative mode can be invoked by setting the ABE bit (Bit 13) in the Operating Mode Register. When this bit is set, $\overline{BG}$ and $\overline{BB}$ are synchronized internally. See $\overline{BG}$ for additional information. | | CAS | Output | Tri-stated | Note: BB requires an external pull-up resistor. Column Address Strobe—When the DSP is the bus master, CAS is an active-low output used by DRAM to strobe the column address. Otherwise, if the Bus Mastership | | | | | Enable (BME) bit in the DRAM control register is cleared, the signal is tri-stated. | | BCLK | Output | Tri-stated | Bus Clock When the DSP is the bus master, BCLK is active when the Operating Mode Register Address Trace Enable bit is set. When BCLK is active and synchronized to CLKOUT by the internal PLL, BCLK precedes CLKOUT by one-fourth of a clock cycle. | | BCLK | Output | Tri-stated | Bus Clock Not When the DSP is the bus master, BCLK is the inverse of the BCLK signal. Otherwise, the signal is tri-stated. | 1-6 Freescale Semiconductor # 1.6 Interrupt and Mode Control The interrupt and mode control signals select the chip operating mode as it comes out of hardware reset. After RESET is deasserted, these inputs are hardware interrupt request lines. Table 1-9. Interrupt and Mode Control | Signal Name | Туре | State During<br>Reset | Signal Description | | |-------------------------------------------|-------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RESET | Input | Schmitt-trigger<br>Input | Reset—Places the chip in the Reset state and resets the internal phase generator. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted after powerup. | | | MODA | Input | Schmitt-trigger<br>Input | Mode Select A—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted. | | | ĪRQĀ | Input | | External Interrupt Request A—After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the STOP or WAIT standby state and IRQA is asserted, the processor exits the STOP or WAIT state. | | | MODB | Input | Schmitt-trigger<br>Input | Mode Select B—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted. | | | ĪRQB | Input | | External Interrupt Request B—After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQB is asserted, the processor exits the WAIT state. | | | MODC | Input | Schmitt-trigger<br>Input | Mode Select C—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted. | | | ĪRQC | Input | | External Interrupt Request C—After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQC is asserted, the processor exits the WAIT state. | | | MODD | Input | Schmitt-trigger<br>Input | Mode Select D—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted. | | | ĪRQD | Input | | External Interrupt Request D—After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQD is asserted, the processor exits the WAIT state. | | | Note: These signals are all 5 V tolerant. | | | | | ### 1.7 Host Interface (HI08) The HI08 provides a fast, 8-bit, parallel data port that connects directly to the host bus. The HI08 supports a variety of standard buses and connects directly to a number of industry-standard microcomputers, microprocessors, DSPs, and DMA hardware. #### 1.7.1 Host Port Usage Considerations Careful synchronization is required when the system reads multiple-bit registers that are written by another asynchronous system. This is a common problem when two asynchronous systems are connected (as they are in the Host port). The considerations for proper operation are discussed in **Table 1-10**. Table 1-10. Host Port Usage Considerations | Action | Description | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Asynchronous read of receive byte registers | When reading the receive byte registers, Receive register High (RXH), Receive register Middle (RXM), or Receive register Low (RXL), the host interface programmer should use interrupts or poll the Receive register Data Full (RXDF) flag that indicates data is available. This assures that the data in the receive byte registers is valid. | | Asynchronous write to transmit byte registers | The host interface programmer should not write to the transmit byte registers, Transmit register High (TXH), Transmit register Middle (TXM), or Transmit register Low (TXL), unless the Transmit register Data Empty (TXDE) bit is set indicating that the transmit byte registers are empty. This guarantees that the transmit byte registers transfer valid data to the Host Receive (HRX) register. | | Asynchronous write to host vector | The host interface programmer must change the Host Vector (HV) register only when the Host Command bit (HC) is clear. This practice guarantees that the DSP interrupt control logic receives a stable vector. | #### 1.7.2 Host Port Configuration HI08 signal functions vary according to the programmed configuration of the interface as determined by the 16 bits in the HI08 Port Control Register. Table 1-11. Host Interface | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | H[0-7] | Input/Output | Ignored Input | <b>Host Data</b> —When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional Data bus. | | HAD[0-7] | Input/Output | | <b>Host Address</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional multiplexed Address/Data bus. | | PB[0-7] | Input or Output | | Port B 0–7—When the HI08 is configured as GPIO through the HI08 Port Control Register, these signals are individually programmed as inputs or outputs through the HI08 Data Direction Register. | 1-8 Freescale Semiconductor Table 1-11. Host Interface (Continued) | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HA0 | Input | Ignored Input | Host Address Input 0—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 0 of the host address input bus. | | HAS/HAS | Input | | Host Address Strobe—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is the host address strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable but is configured active-low (HAS) following reset. | | PB8 | Input or Output | | Port B 8—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | | HA1 | Input | Ignored Input | Host Address Input 1—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 1 of the host address (HA1) input bus. | | HA8 | Input | | <b>Host Address 8</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 8 of the host address (HA8) input bus. | | PB9 | Input or Output | | Port B 9—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | | HA2 | Input | Ignored Input | Host Address Input 2—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 2 of the host address (HA2) input bus. | | НА9 | Input | | <b>Host Address 9</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 9 of the host address (HA9) input bus. | | PB10 | Input or Output | | <b>Port B 10</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | | HCS/HCS | Input | Ignored Input | Host Chip Select—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is the host chip select (HCS) input. The polarity of the chip select is programmable but is configured active-low (HCS) after reset. | | HA10 | Input | | Host Address 10—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 10 of the host address (HA10) input bus. | | PB13 | Input or Output | | <b>Port B 13</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | | HRW | Input | Ignored Input | Host Read/Write—When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the Host Read/Write (HRW) input. | | HRD/HRD | Input | | Host Read Data—When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the HRD strobe Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HRD) after reset. | | PB11 | Input or Output | | <b>Port B 11</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | Freescale Semiconductor 1-9 Table 1-11. Host Interface (Continued) | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HDS/HDS | Input | Ignored Input | Host Data Strobe—When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the host data strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HDS) following reset. | | HWR/HWR | Input | | Host Write Data—When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the host write data strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HWR) following reset. | | PB12 | Input or Output | | Port B 12—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | | HREQ/HREQ | Output | Ignored Input | Host Request—When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the host request (HREQ) output. The polarity of the host request is programmable but is configured as active-low (HREQ) following reset. The host request may be programmed as a driven or open-drain output. | | HTRQ/HTRQ | Output | | <b>Transmit Host Request</b> —When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the transmit host request (HTRQ) output. The polarity of the host request is programmable but is configured as active-low (HTRQ) following reset. The host request may be programmed as a driven or open-drain output. | | PB14 | Input or Output | | Port B 14—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | | HACK/HACK | Input | Ignored Input | Host Acknowledge—When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the host acknowledge (HACK) Schmitt-trigger input. The polarity of the host acknowledge is programmable but is configured as active-low (HACK) after reset. | | HRRQ/HRRQ | Output | | Receive Host Request—When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the receive host request (HRRQ) output. The polarity of the host request is programmable but is configured as active-low (HRRQ) after reset. The host request may be programmed as a driven or open-drain output. | | PB15 | Input or Output | | <b>Port B 15</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register. | - 1. In the Stop state, the signal maintains the last state as follows: - $\bullet$ If the last state is input, the signal is an ignored input. - If the last state is output, the signal is tri-stated. - 2. The Wait processing state does not affect the signal state. - 3. All inputs are 5 V tolerant. # 1.8 Enhanced Synchronous Serial Interface 0 (ESSI0) Two synchronous serial interfaces (ESSI0 and ESSI1) provide a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the serial peripheral interface (SPI). Table 1-12. Enhanced Synchronous Serial Interface 0 | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SC00 | Input or Output | Ignored Input | Serial Control 0—For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0. | | PC0 | Input or Output | | Port C 0—The default configuration following reset is GPIO input PC0. When configured as PC0, signal direction is controlled through the Port C Direction Register. The signal can be configured as ESSI signal SC00 through the Port C Control Register. | | SC01 | Input/Output | Ignored Input | Serial Control 1—For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for transmitter 2 output or for serial I/O flag 1. | | PC1 | Input or Output | | Port C 1—The default configuration following reset is GPIO input PC1. When configured as PC1, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SC01 through the Port C Control Register. | | SC02 | Input/Output | Ignored Input | Serial Control Signal 2—The frame sync for both the transmitter and receiver in synchronous mode, and for the transmitter only in asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). | | PC2 | Input or Output | | Port C 2—The default configuration following reset is GPIO input PC2. When configured as PC2, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SC02 through the Port C Control Register. | | SCK0 | Input/Output | Ignored Input | Serial Clock—Provides the serial bit rate clock for the ESSI. The SCK0 is a clock input or output, used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes. | | | | | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6T (that is, the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock. | | PC3 | Input or Output | | Port C 3—The default configuration following reset is GPIO input PC3. When configured as PC3, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SCK0 through the Port C Control Register. | | SRD0 | Input | Ignored Input | Serial Receive Data—Receives serial data and transfers the data to the ESSI Receive Shift Register. SRD0 is an input when data is received. | | PC4 | Input or Output | | <b>Port C 4</b> —The default configuration following reset is GPIO input PC4. When configured as PC4, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SRD0 through the Port C Control Register. | Freescale Semiconductor 1-11 Table 1-12. Enhanced Synchronous Serial Interface 0 (Continued) | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STD0 | Output | Ignored Input | Serial Transmit Data—Transmits data from the Serial Transmit Shift Register. STD0 is an output when data is transmitted. | | PC5 | Input or Output | | Port C 5—The default configuration following reset is GPIO input PC5. When configured as PC5, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal STD0 through the Port C Control Register. | - In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, the signal is tri-stated. - 2. The Wait processing state does not affect the signal state. - 3. All inputs are 5 V tolerant. ## 1.9 Enhanced Synchronous Serial Interface 1 (ESSI1) Table 1-13. Enhanced Serial Synchronous Interface 1 | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SC10 | Input or Output | Ignored Input | Serial Control 0—For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0. | | PD0 | Input or Output | | Port D 0—The default configuration following reset is GPIO input PD0. When configured as PD0, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC10 through the Port D Control Register. | | SC11 | Input/Output | Ignored Input | Serial Control 1—For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for Transmitter 2 output or for Serial I/O Flag 1. | | PD1 | Input or Output | | Port D 1—The default configuration following reset is GPIO input PD1. When configured as PD1, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC11 through the Port D Control Register. | | SC12 | Input/Output | Ignored Input | Serial Control Signal 2—The frame sync for both the transmitter and receiver in synchronous mode and for the transmitter only in asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). | | PD2 | Input or Output | | Port D 2—The default configuration following reset is GPIO input PD2. When configured as PD2, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC12 through the Port D Control Register. | Table 1-13. Enhanced Serial Synchronous Interface 1 (Continued) | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK1 | Input/Output | Ignored Input | Serial Clock—Provides the serial bit rate clock for the ESSI. The SCK1 is a clock input or output used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes. | | | | | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6T (that is, the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock. | | PD3 | Input or Output | | Port D 3—The default configuration following reset is GPIO input PD3. When configured as PD3, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SCK1 through the Port D Control Register. | | SRD1 | Input | Ignored Input | Serial Receive Data—Receives serial data and transfers the data to the ESSI Receive Shift Register. SRD1 is an input when data is being received. | | PD4 | Input or Output | | Port D 4—The default configuration following reset is GPIO input PD4. When configured as PD4, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SRD1 through the Port D Control Register. | | STD1 | Output | Ignored Input | Serial Transmit Data—Transmits data from the Serial Transmit Shift Register. STD1 is an output when data is being transmitted. | | PD5 | Input or Output | | <b>Port D 5</b> —The default configuration following reset is GPIO input PD5. When configured as PD5, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal STD1 through the Port D Control Register. | - . In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, the signal is tri-stated. - 2. The Wait processing state does not affect the signal state. - 3. All inputs are 5 V tolerant. Freescale Semiconductor 1-13 # 1.10 Serial Communication Interface (SCI) The SCI provides a full duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems. Table 1-14. Serial Communication Interface | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXD | Input | Ignored Input | Serial Receive Data—Receives byte-oriented serial data and transfers it to the SCI Receive Shift Register. | | PE0 | Input or Output | | Port E 0—The default configuration following reset is GPIO input PE0. When configured as PE0, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal RXD through the Port E Control Register. | | TXD | Output | Ignored Input | Serial Transmit Data—Transmits data from the SCI Transmit Data Register. | | PE1 | Input or Output | | Port E 1—The default configuration following reset is GPIO input PE1. When configured as PE1, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal TXD through the Port E Control Register. | | SCLK | Input/Output | Ignored Input | <b>Serial Clock</b> —Provides the input or output clock used by the transmitter and/or the receiver. | | PE2 | Input or Output | | <b>Port E 2</b> —The default configuration following reset is GPIO input PE2. When configured as PE2, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal SCLK through the Port E Control Register. | - . In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, the signal is tri-stated. - 2. The Wait processing state does not affect the signal state. - 3. All inputs are 5 V tolerant. ## 1.11 Timers The DSP56303 has three identical and independent timers. Each timer can use internal or external clocking and can either interrupt the DSP56303 after a specified number of events (clocks) or signal an external device after counting a specific number of internal events. Table 1-15. Triple Timer Signals | Signal Name | Туре | State During<br>Reset <sup>1,2</sup> | Signal Description | |-------------|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TIO0 | Input or Output | Ignored Input | Timer 0 Schmitt-Trigger Input/Output— When Timer 0 functions as an external event counter or in measurement mode, TIO0 is used as input. When Timer 0 functions in watchdog, timer, or pulse modulation mode, TIO0 is used as output. | | | | | The default mode after reset is GPIO input. TIO0 can be changed to output or configured as a timer I/O through the Timer 0 Control/Status Register (TCSR0). | | TIO1 | Input or Output | Ignored Input | Timer 1 Schmitt-Trigger Input/Output— When Timer 1 functions as an external event counter or in measurement mode, TIO1 is used as input. When Timer 1 functions in watchdog, timer, or pulse modulation mode, TIO1 is used as output. | | | | | The default mode after reset is GPIO input. TIO1 can be changed to output or configured as a timer I/O through the Timer 1 Control/Status Register (TCSR1). | | TIO2 | Input or Output | Ignored Input | Timer 2 Schmitt-Trigger Input/Output— When Timer 2 functions as an external event counter or in measurement mode, TIO2 is used as input. When Timer 2 functions in watchdog, timer, or pulse modulation mode, TIO2 is used as output. | | | | | The default mode after reset is GPIO input. TIO2 can be changed to output or configured as a timer I/O through the Timer 2 Control/Status Register (TCSR2). | - . In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, the signal is tri-stated. - 2. The Wait processing state does not affect the signal state. - 3. All inputs are 5 V tolerant. ### 1.12 JTAG and OnCE Interface The DSP56300 family and in particular the DSP56303 support circuit-board test strategies based on the **IEEE**® Std. 1149.1<sup>TM</sup> test access port and boundary scan architecture, the industry standard developed under the sponsorship of the Test Technology Committee of **IEEE** and the JTAG. The OnCE module provides a means to interface nonintrusively with the DSP56300 core and its peripherals so that you can examine registers, memory, or on-chip peripherals. Functions of the OnCE module are provided through the JTAG TAP signals. For programming models, see the chapter on debugging support in the *DSP56300 Family Manual*. Table 1-16. JTAG/OnCE Interface | Туре | State During<br>Reset | Signal Description | |-------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input | Input | Test Clock—A test clock input signal to synchronize the JTAG test logic. | | Input | Input | <b>Test Data Input</b> —A test data serial input signal for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor. | | Output | Tri-stated | <b>Test Data Output</b> —A test data serial output signal for test instructions and data. TDO is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK. | | Input | Input | <b>Test Mode Select</b> —Sequences the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor. | | Input | Input | Test Reset—Initializes the test controller asynchronously. TRST has an internal pull-up resistor. TRST must be asserted after powerup. | | Input/ Output<br>(open-drain) | Input | Debug Event—As an input, initiates Debug mode from an external command controller, and, as an open-drain output, acknowledges that the chip has entered Debug mode. As an input, $\overline{DE}$ causes the DSP56300 core to finish executing the current instruction, save the instruction pipeline information, enter Debug mode, and wait for commands to be entered from the debug serial input line. This signal is asserted as an output for three clock cycles when the chip enters Debug mode as a result of a debug request or as a result of meeting a breakpoint condition. The $\overline{DE}$ has an internal pull-up resistor. This signal is not a standard part of the JTAG TAP controller. The signal connects directly to the OnCE module to initiate debug mode directly or to provide a direct external indication that the chip has entered Debug mode. All | | | Input Input Output Input Input Input Input | Input Input Input Output Input | # **Specifications** 2 The DSP56303 is fabricated in high-density CMOS with transistor-transistor logic (TTL) compatible inputs and outputs. ### 2.1 Maximum Ratings #### **CAUTION** This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>CC</sub>). In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist. ### 2.2 Absolute Maximum Ratings **Table 2-1.** Absolute Maximum Ratings<sup>1</sup> | Rating | Symbol | Value | Unit | |---------------------------------------------------------|------------------|-----------------------------------|------| | Supply Voltage | V <sub>CC</sub> | <del>-0</del> .3 to +4.0 | V | | All input voltages excluding "5 V tolerant" inputs | V <sub>IN</sub> | GND -0.3 to V <sub>CC</sub> + 0.3 | V | | All "5 V tolerant" input voltages <sup>2</sup> | V <sub>IN5</sub> | GND -0.3 to 5.5 | V | | Current drain per pin excluding V <sub>CC</sub> and GND | I | 10 | mA | | Operating temperature range | T <sub>J</sub> | <del>-4</del> 0 to +100 | °C | | Storage temperature | T <sub>STG</sub> | -55 to +150 | °C | **Notes:** 1. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device. <sup>2.</sup> At power-up, ensure that the voltage difference between the 5 V tolerant pins and the chip V<sub>CC</sub> never exceeds 3.5 V. ### 2.3 Thermal Characteristics Table 2-2. Thermal Characteristics | Characteristic | Symbol | TQFP Value | MAP-BGA <sup>3</sup><br>Value | MAP-BGA <sup>4</sup><br>Value | Unit | |-----------------------------------------------------|----------------------------------|------------|-------------------------------|-------------------------------|------| | Junction-to-ambient thermal resistance <sup>1</sup> | $R_{\theta JA}$ or $\theta_{JA}$ | 56 | 57 | 28 | °C/W | | Junction-to-case thermal resistance <sup>2</sup> | $R_{\theta JC}$ or $\theta_{JC}$ | 11 | 15 | _ | °C/W | | Thermal characterization parameter | $\Psi_{JT}$ | 7 | 8 | _ | °C/W | Notes: - Junction-to-ambient thermal resistance is based on measurements on a horizontal single-sided printed circuit board per JEDEC Specification JESD51-3. - 2. Junction-to-case thermal resistance is based on measurements using a cold plate per SEMI G30-88, with the exception that the cold plate temperature is used for the case temperature. - 3. These are simulated values. See note 1 for test board conditions. - 4. These are simulated values. The test board has two 2-ounce signal layers and two 1-ounce solid ground planes internal to the test board. ### 2.4 DC Electrical Characteristics **Table 2-3.** DC Electrical Characteristics<sup>6</sup> | Characteristics | Symbol | Min | Тур | Max | Unit | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------|-------------------|--------------------------------------|----------------|--|--|--| | Supply voltage | V <sub>CC</sub> | 3.0 | 3.3 | 3.6 | V | | | | | Input high voltage • D[0–23], BG, BB, TA • MOD¹/IRQ¹, RESET, PINIT/NMI and all JTAG/ESSI/SCI/Timer/HI08 pins • EXTAL <sup>8</sup> | V <sub>IH</sub><br>V <sub>IHP</sub> | 2.0<br>2.0<br>0.8 × V <sub>CC</sub> | _<br>_<br>_ | V <sub>CC</sub> 5.25 V <sub>CC</sub> | V<br>V | | | | | Input low voltage • D[0–23], BG, BB, TA, MOD¹/IRQ¹, RESET, PINIT • All JTAG/ESSI/SCI/Timer/HI08 pins • EXTAL <sup>8</sup> | V <sub>IL</sub><br>V <sub>ILP</sub><br>V <sub>ILX</sub> | -0.3<br>-0.3<br>-0.3 | | 0.8<br>0.8<br>0.2 × V <sub>CC</sub> | V<br>V<br>V | | | | | Input leakage current | I <sub>IN</sub> | -10 | _ | 10 | μА | | | | | High impedance (off-state) input current (@ 2.4 V / 0.4 V) | I <sub>TSI</sub> | -10 | _ | 10 | μА | | | | | Output high voltage TTL (I <sub>OH</sub> = -0.4 mA) <sup>5,7</sup> CMOS (I <sub>OH</sub> = -10 µA) <sup>5</sup> | V <sub>OH</sub> | 2.4<br>V <sub>CC</sub> – 0.01 | _<br>_ | _<br>_ | V | | | | | Output low voltage • TTL ( $I_{OL}$ = 1.6 mA, open-drain pins $I_{OL}$ = 6.7 mA) <sup>5,7</sup> • CMOS ( $I_{OL}$ = 10 $\mu$ A) <sup>5</sup> | V <sub>OL</sub> | _<br>_ | _<br>_ | 0.4<br>0.01 | V | | | | | Internal supply current <sup>2</sup> : In Normal mode In Wait mode <sup>3</sup> In Stop mode <sup>4</sup> | Icci<br>Iccw<br>Iccs | _<br>_<br>_<br>_ | 127<br>7.5<br>100 | _<br>_<br>_<br>_ | mA<br>mA<br>μA | | | | | PLL supply current | | _ | 1 | 2.5 | mA | | | | | Input capacitance <sup>5</sup> | C <sub>IN</sub> | _ | _ | 10 | pF | | | | DC Electrical Characteristics<sup>6</sup> (Continued) **Table 2-3.** | Characteristics | Symbol | Min | Тур | Max | Unit | |-----------------|--------|-----|-----|-----|------| | | | | | | | - Refers to MODA/IRQA, MODB/IRQB, MODC/IRQC, and MODD/IRQD pins. - Section 4.3 provides a formula to compute the estimated current requirements in Normal mode. In order to obtain these results, all inputs must be terminated (that is, not allowed to float). Measurements are based on synthetic intensive DSP benchmarks (see Appendix A). The power consumption numbers in this specification are 90 percent of the measured results of this benchmark. This reflects typical DSP applications. Typical internal supply current is measured with V<sub>CC</sub> = 3.3 V at T<sub>J</sub> = 100°C - In order to obtain these results, all inputs must be terminated (that is, not allowed to float). - In order to obtain these results, all inputs that are not disconnected at Stop mode must be terminated (that is, not allowed to float). PLL and XTAL signals are disabled during Stop state. - Periodically sampled and not 100 percent tested. - $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40 ^{\circ}\text{C}$ to +100 $^{\circ}\text{C}$ , $C_{L} = 50 \text{ pF}$ - This characteristic does not apply to XTAL and PCAP. - Driving EXTAL to the low $V_{IHX}$ or the high $V_{ILX}$ value may cause additional power consumption (DC current). To minimize power consumption, the minimum $V_{\text{IHX}}$ should be no lower than $0.9 \times \, V_{CC}$ and the maximum $V_{ILX}$ should be no higher than $0.1 \times \, V_{CC}.$ #### 2.5 AC Electrical Characteristics The timing waveforms shown in the AC electrical characteristics section are tested with a V<sub>II</sub> maximum of 0.3 V and a V<sub>IH</sub> minimum of 2.4 V for all pins except EXTAL, which is tested using the input levels shown in Note 6 of the previous table. AC timing specifications, which are referenced to a device input signal, are measured in production with respect to the 50 percent point of the respective input signal transition. DSP56303 output levels are measured with the production test machine V<sub>OL</sub> and V<sub>OH</sub> reference levels set at 0.4 V and 2.4 V, respectively. **Note:** Although the minimum value for the frequency of EXTAL is 0 MHz, the device AC test conditions are 15 MHz and rated speed. #### 2.5.1 Internal Clocks **Table 2-4.** Internal Clocks, CLKOUT | Characteristics | Symbol | | Expression <sup>1, 2</sup> | | |------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Characteristics | Symbol | Min | Тур | Max | | Internal operation frequency and CLKOUT with PLL enabled | f | _ | $ \begin{array}{c} (Ef \times MF) / \\ (PDF \times DF) \end{array} $ | _ | | Internal operation frequency and CLKOUT with PLL disabled | f | _ | Ef/2 | _ | | Internal clock and CLKOUT high period With PLL disabled With PLL enabled and MF ≤4 With PLL enabled and MF > 4 | T <sub>H</sub> | $\begin{array}{c}\\ 0.49 \times \mathrm{ET_{C}} \times\\ \mathrm{PDF} \times \mathrm{DF/MF}\\ 0.47 \times \mathrm{ET_{C}} \times\\ \mathrm{PDF} \times \mathrm{DF/MF} \end{array}$ | ET <sub>C</sub><br>—<br>— | $\begin{array}{c}\\ 0.51\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF}\\ 0.53\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF} \end{array}$ | | Internal clock and CLKOUT low period • With PLL disabled • With PLL enabled and MF ≤4 • With PLL enabled and MF > 4 | TL | $\begin{array}{c}\\ 0.49\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF}\\ 0.47\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF} \end{array}$ | ET <sub>C</sub> — | $\begin{array}{c}\\ 0.51\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF}\\ 0.53\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF} \end{array}$ | | Internal clock and CLKOUT cycle time with PLL enabled | T <sub>C</sub> | _ | ET <sub>C</sub> × PDF × DF/MF | _ | DSP56303 Technical Data, Rev. 11 2-3 Freescale Semiconductor Table 2-4. Internal Clocks, CLKOUT (Continued) | Characteristics | Symbol | Expression <sup>1, 2</sup> | | | | | |--------------------------------------------------------|------------------|----------------------------|---------------------|-----|--|--| | Cital acteristics | Symbol | Min | Тур | Мах | | | | Internal clock and CLKOUT cycle time with PLL disabled | T <sub>C</sub> | _ | 2 × ET <sub>C</sub> | _ | | | | Instruction cycle time | I <sub>CYC</sub> | _ | T <sub>C</sub> | _ | | | Notes: 1. DF = Division Factor; Ef = External frequency; ET<sub>C</sub> = External clock cycle; MF = Multiplication Factor; PDF = Predivision Factor; T<sub>C</sub> = internal clock cycle 2. See the PLL and Clock Generation section in the DSP56300 Family Manual for a detailed discussion of the PLL. #### 2.5.2 External Clock Operation The DSP56303 system clock is derived from the on-chip oscillator or is externally supplied. To use the on-chip oscillator, connect a crystal and associated resistor/capacitor components to EXTAL and XTAL; examples are shown in **Figure 2-1**. **Note:** Make sure that in the PCTL Register: - XTLD (bit 16) = 0 - If f<sub>OSC</sub> > 200 kHz, XTLR (bit 15) = 0 #### **Suggested Component Values:** $\begin{array}{ll} f_{OSC} = 4 \text{ MHz} & f_{OSC} = 20 \text{ MHz} \\ R = 680 \text{ } k\Omega \pm 10\% & R = 680 \text{ } k\Omega \pm 10\% \\ C = 56 \text{ } pF \pm 20\% & C = 22 \text{ } pF \pm 20\% \end{array}$ Calculations were done for a 4/20 MHz crystal with the following parameters: - C<sub>L</sub>of 30/20 pF, - C<sub>0</sub> of 7/6 pF, - series resistance of 100/20 $\Omega$ , and - drive level of 2 mW. Figure 2-1. Crystal Oscillator Circuits If an externally-supplied square wave voltage source is used, disable the internal oscillator circuit during bootup by setting XTLD (PCTL Register bit 16 = 1—see the *DSP56303 User's Manual*). The external square wave source connects to EXTAL; XTAL is not physically connected to the board or socket. **Figure 2-2** shows the relationship between the EXTAL input and the internal clock and CLKOUT. DSP56303 Technical Data, Rev. 11 2-4 Freescale Semiconductor Table 2-5. Clock Operation | No. | Characteristics | Symbol | 100 MHz | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|---------------|--| | 140. | Cital acteristics | Symbol | Min | Max | | | 1 | Frequency of EXTAL (EXTAL Pin Frequency) The rise and fall time of this external clock should be 3 ns maximum. | Ef | 0 | 100.0 | | | 2 | <ul> <li>EXTAL input high<sup>1, 2</sup></li> <li>With PLL disabled (46.7%–53.3% duty cycle<sup>6</sup>)</li> <li>With PLL enabled (42.5%–57.5% duty cycle<sup>6</sup>)</li> </ul> | ET <sub>H</sub> | 4.67 ns<br>4.25 ns | ∞<br>157.0 μs | | | 3 | <ul> <li>EXTAL input low<sup>1, 2</sup></li> <li>With PLL disabled (46.7%–53.3% duty cycle<sup>6</sup>)</li> <li>With PLL enabled (42.5%–57.5% duty cycle<sup>6</sup>)</li> </ul> | ETL | 4.67 ns<br>4.25 ns | ∞<br>157.0 μs | | | 4 | EXTAL cycle time <sup>2</sup> • With PLL disabled • With PLL enabled | ET <sub>C</sub> | 10.00 ns<br>10.00 ns | ∞<br>273.1 μs | | | 5 | Internal clock change from EXTAL fall with PLL disabled | | 4.3 ns | 11.0 ns | | | 6 | a.Internal clock rising edge from EXTAL rising edge with PLL enabled (MF = 1 or 2 or 4, PDF = 1, Ef > 15 MHz) $^{3,5}$ | | 0.0 ns | 1.8 ns | | | | b. Internal clock falling edge from EXTAL falling edge with PLL enabled (MF $\leq\!\!4$ , PDF $\neq$ 1, $\;$ Ef / PDF > 15 MHz) $^{3.5}$ | | 0.0 ns | 1.8 ns | | | 7 | Instruction cycle time = I <sub>CYC</sub> = T <sub>C</sub> <sup>4</sup> (see <b>Table 2-4</b> ) (46.7%–53.3% duty cycle) • With PLL disabled • With PLL enabled | I <sub>CYC</sub> | 20.0 ns<br>10.00 ns | ∞<br>8.53 μs | | | | VVILLE CHADICU | | 10.00 118 | ο.οο μο | | - 1. Measured at 50 percent of the input transition. - 2. The maximum value for PLL enabled is given for minimum VCO frequency (see Table 2-4) and maximum MF. - **3.** Periodically sampled and not 100 percent tested. - 4. The maximum value for PLL enabled is given for minimum VCO frequency and maximum DF. - 5. The skew is not guaranteed for any other MF value. - 6. The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low time required for correction operation, however, remains the same at lower operating frequencies; therefore, when a lower clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time requirements are met. ### 2.5.3 Phase Lock Loop (PLL) Characteristics Table 2-6. PLL Characteristics | Characteristics | 100 | 100 MHz | | | | |-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------|----------|--|--| | Characteristics | Min Max L enabled 30 200 | Max | Unit | | | | Voltage Controlled Oscillator (VCO) frequency when PLL enabled (MF $\times$ E <sub>f</sub> $\times$ 2/PDF) | 30 | 200 | MHz | | | | PLL external capacitor (PCAP pin to V <sub>CCP</sub> ) (C <sub>PCAP</sub> <sup>1</sup> ) • @ MF ≤4 • @ MF > 4 | (580 × MF) –100<br>830 × MF | (780 × MF) –140<br>1470 × MF | pF<br>pF | | | Note: C<sub>PCAP</sub> is the value of the PLL capacitor (connected between the PCAP pin and V<sub>CCP</sub>) computed using the appropriate expression listed above. ### 2.5.4 Reset, Stop, Mode Select, and Interrupt Timing **Table 2-7.** Reset, Stop, Mode Select, and Interrupt Timing<sup>6</sup> | | | | 100 | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------| | No. | Characteristics | Expression | Min | Max | Unit | | 8 | Delay from RESET assertion to all pins at reset value <sup>3</sup> | _ | _ | 26.0 | ns | | 9 | Required RESET duration <sup>4</sup> Power on, external clock generator, PLL disabled Power on, external clock generator, PLL enabled Power on, internal oscillator During STOP, XTAL disabled (PCTL Bit 16 = 0) During STOP, XTAL enabled (PCTL Bit 16 = 1) During normal operation | $\begin{array}{c} 50 \times \text{ET}_{\text{C}} \\ 1000 \times \text{ET}_{\text{C}} \\ 75000 \times \text{ET}_{\text{C}} \\ 75000 \times \text{ET}_{\text{C}} \\ 2.5 \times \text{T}_{\text{C}} \\ 2.5 \times \text{T}_{\text{C}} \end{array}$ | 500.0<br>10.0<br>0.75<br>0.75<br>25.0<br>25.0 | | ns<br>µs<br>ms<br>ms<br>ns | | 10 | Delay from asynchronous RESET deassertion to first external address output (internal reset deassertion) <sup>5</sup> • Minimum • Maximum | $3.25 \times T_{C} + 2.0$<br>$20.25 \times T_{C} + 10$ | 34.5<br>— | <u> </u> | ns<br>ns | | 11 | Synchronous reset set-up time from RESET deassertion to CLKOUT Transition 1 Minimum Maximum | Т <sub>С</sub> | 5.9<br>— | —<br>10.0 | ns<br>ns | | 12 | Synchronous reset deasserted, delay time from the CLKOUT Transition 1 to the first external address output • Minimum • Maximum | 3.25 × T <sub>C</sub> + 1.0<br>20.25 × T <sub>C</sub> + 1.0 | 33.5<br>— | <br>203.5 | ns<br>ns | | 13 | Mode select setup time | | 30.0 | _ | ns | | 14 | Mode select hold time | | 0.0 | _ | ns | | 15 | Minimum edge-triggered interrupt request assertion width | | 6.6 | _ | ns | | 16 | Minimum edge-triggered interrupt request deassertion width | | 6.6 | _ | ns | | 17 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory access address out valid Caused by first interrupt instruction fetch Caused by first interrupt instruction execution | 4.25 × T <sub>C</sub> + 2.0<br>7.25 × T <sub>C</sub> + 2.0 | 44.5<br>74.5 | | ns<br>ns | | 18 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to general-<br>purpose transfer output valid caused by first interrupt instruction<br>execution | 10 × T <sub>C</sub> + 5.0 | 105.0 | _ | ns | | 19 | Delay from address output valid caused by first interrupt instruction execute to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup> | (WS + 3.75) × T <sub>C</sub> - 10.94 | _ | Note 8 | ns | | 20 | Delay from RD assertion to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup> | $(WS + 3.25) \times T_C - 10.94$ | _ | Note 8 | ns | | 21 | Delay from WR assertion to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup> • DRAM for all WS • SRAM WS = 1 • SRAM WS = 2, 3 • SRAM WS ≥ 4 | $ \begin{aligned} &(\text{WS} + 3.5) \times \text{T}_{\text{C}} - 10.94 \\ &(\text{WS} + 3.5) \times \text{T}_{\text{C}} - 10.94 \\ &(\text{WS} + 3) \times \text{T}_{\text{C}} - 10.94 \\ &(\text{WS} + 2.5) \times \text{T}_{\text{C}} - 10.94 \end{aligned} $ | _<br>_<br>_<br>_ | Note 8<br>Note 8<br>Note 8<br>Note 8 | ns<br>ns<br>ns | | 22 | Synchronous interrupt set-up time from IRQA, IRQB, IRQC, IRQD, NMI assertion to the CLKOUT Transition 2 | | 5.9 | T <sub>C</sub> | ns | | 23 | Synchronous interrupt delay time from the CLKOUT Transition 2 to the first external address output valid caused by the first instruction fetch after coming out of Wait Processing state • Minimum | 8.25 × T <sub>C</sub> + 1.0 | 83.5 | _ | ns | | | Maximum | $24.75 \times T_{C} + 5.0$ | | 252.5 | ns | **Table 2-7.** Reset, Stop, Mode Select, and Interrupt Timing<sup>6</sup> (Continued) | Na | Ohawastawistisa | Funnacion | 100 | MHz | 11 | |-----|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------|---------------|----------| | No. | Characteristics | Expression | Min | Max | Unit | | 24 | Duration for IRQA assertion to recover from Stop state | | 5.9 | _ | ns | | 25 | Delay from $\overline{\text{IRQA}}$ assertion to fetch of first instruction (when exiting Stop) <sup>2, 3</sup> | | | | | | | <ul> <li>PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is<br/>enabled (Operating Mode Register Bit 6 = 0)</li> </ul> | $PLC \times ET_C \times PDF + (128 K - PLC/2) \times T_C$ | 1.3 | 9.1 | ms | | | <ul> <li>PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is not<br/>enabled (Operating Mode Register Bit 6 = 1)</li> </ul> | $PLC \times ET_C \times PDF + (23.75 \pm 0.5) \times T_C$ | 232.5 ns | 12.3 ms | | | | • PLL is active during Stop (PCTL Bit 17 = 1) (Implies No Stop Delay) | $(8.25 \pm 0.5) \times T_{C}$ | 87.5 | 97.5 | ns | | 26 | Duration of level sensitive TRQA assertion to ensure interrupt service (when exiting Stop) <sup>2, 3</sup> | | | | | | | <ul> <li>PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is<br/>enabled (Operating Mode Register Bit 6 = 0)</li> </ul> | $\begin{array}{c} PLC \times ET_C \times PDF + (128K - \\ PLC/2) \times T_C \end{array}$ | 13.6 | _ | ms | | | <ul> <li>PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is not<br/>enabled (Operating Mode Register Bit 6 = 1)</li> </ul> | PLC $\times$ ET <sub>C</sub> $\times$ PDF + (20.5 $\pm$ 0.5) $\times$ T <sub>C</sub> | 12.3 | _ | ms | | | • PLL is active during Stop (PCTL Bit 17 = 1) (implies no Stop delay) | 5.5 × T <sub>C</sub> | 55.0 | _ | ns | | 27 | Interrupt Requests Rate | Maximum: | | | | | | HI08, ESSI, SCI, Timer | 12 × T <sub>C</sub> | _ | 120.0 | ns | | | • DMA | $8 \times T_{C}$ | _ | 80.0 | ns | | | | 8 × T <sub>C</sub> | _ | 80.0<br>120.0 | ns | | | , ( 35 / | 12 × T <sub>C</sub> | _ | 120.0 | ns | | 28 | DMA Requests Rate | Maximum: | | | | | | Data read from HI08, ESSI, SCI Data reits to LI09, E991, 991 | $6 \times T_C$ | _ | 60.0 | ns | | | <ul><li>Data write to HI08, ESSI, SCI</li><li>Timer</li></ul> | $7 \times T_{C}$ | _ | 70.0<br>20.0 | ns | | | IRQ, NMI (edge trigger) | $2 imes T_{ extsf{C}}$ $3 imes T_{ extsf{C}}$ | | 20.0<br>30.0 | ns<br>ns | | -00 | | - | | 00.0 | | | 29 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory (DMA source) access address out valid | Minimum: $4.25 \times T_C + 2.0$ | 30.3 | _ | ns | | L | | | | | | **Table 2-7.** Reset, Stop, Mode Select, and Interrupt Timing<sup>6</sup> (Continued) | Min Max | No. | Characteristics | Evanosion | 100 MHz | | 11!4 | | |---------|-----|-----------------|-----------------|------------|-----|------|------| | | | NO. | Characteristics | Expression | Min | Max | Unit | - 1. When fast interrupts are used and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended when fast interrupts are used. Long interrupts are recommended for Level-sensitive mode. - 2. This timing depends on several settings: - For PLL disable, using internal oscillator (PLL Control Register (PCTL) Bit 16 = 0) and oscillator disabled during Stop (PCTL Bit 17 = 0), a stabilization delay is required to assure that the oscillator is stable before programs are executed. Resetting the Stop delay (Operating Mode Register Bit 6 = 0) provides the proper delay. While Operating Mode Register Bit 6 = 1 can be set, it is not recommended, and these specifications do not guarantee timings for that case. - For PLL disable, using internal oscillator (PCTL Bit 16 = 0) and oscillator enabled during Stop (PCTL Bit 17=1), no stabilization delay is required and recovery is minimal (Operating Mode Register Bit 6 setting is ignored). - For PLL disable, using external clock (PCTL Bit 16 = 1), no stabilization delay is required and recovery time is defined by the PCTL Bit 17 and Operating Mode Register Bit 6 settings. - For PLL enable, if PCTL Bit 17 is 0, the PLL is shutdown during Stop. Recovering from Stop requires the PLL to get locked. The PLL lock procedure duration, PLL Lock Cycles (PLC), may be in the range of 0 to 1000 cycles. This procedure occurs in parallel with the stop delay counter, and stop recovery ends when the last of these two events occurs. The stop delay counter completes count or PLL lock procedure completion. - PLC value for PLL disable is 0. - The maximum value for ET<sub>C</sub> is 4096 (maximum MF) divided by the desired internal frequency (that is, for 66 MHz it is 4096/66 MHz = 62 $\mu$ s). During the stabilization period, T<sub>C</sub>, T<sub>H</sub>, and T<sub>L</sub> is not constant, and their width may vary, so timing may vary as well. - 3. Periodically sampled and not 100 percent tested. - 1. Value depends on clock source: - For an external clock generator, RESET duration is measured while RESET is asserted, V<sub>CC</sub> is valid, and the EXTAL input is active and valid. - For an internal oscillator, RESET duration is measured while RESET is asserted and V<sub>CC</sub> is valid. The specified timing reflects the crystal oscillator stabilization time after power-up. This number is affected both by the specifications of the crystal and other components connected to the oscillator and reflects worst case conditions. - When the V<sub>CC</sub> is valid, but the other "required RESET duration" conditions (as specified above) have not been yet met, the device circuitry is in an uninitialized state that can result in significant power consumption and heat-up. Designs should minimize this state to the shortest possible duration. - 5. If PLL does not lose lock. - **6.** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ , $C_{L} = 50 \text{ pF}$ . - 7. WS = number of wait states (measured in clock cycles, number of $T_C$ ). - 8. Use the expression to compute a maximum value. Figure 2-3. Reset Timing Figure 2-4. Synchronous Reset Timing #### a) First Interrupt Instruction Execution b) General-Purpose I/O Figure 2-5. External Fast Interrupt Timing Figure 2-6. External Interrupt Timing (Negative Edge-Triggered) Figure 2-7. Synchronous Interrupt from Wait State Timing Figure 2-8. Operating Mode Select Timing Figure 2-9. Recovery from Stop State Using IRQA Figure 2-10. Recovery from Stop State Using IRQA Interrupt Service Figure 2-11. External Memory Access (DMA Source) Timing ## 2.5.5 External Memory Expansion Port (Port A) ### 2.5.5.1 SRAM Timing Table 2-8. SRAM Read and Write Accesses | NI - | Ob an adaminting | Cumbal | Expression <sup>1</sup> | 100 | Unit | | |------|---------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------|---------------|------|------| | No. | Characteristics | Symbol | Expression | Min | Max | Unit | | 100 | Address valid and AA assertion pulse width <sup>2</sup> | t <sub>RC</sub> , t <sub>WC</sub> | $(WS + 1) \times T_C - 4.0$<br>$[1 \le WS \le 3]$<br>$(WS + 2) \times T_C - 4.0$ | 16.0 | _ | ns | | | | | $(WS + 2) \times T_C - 4.0$<br>$[4 \le WS \le 7]$<br>$(WS + 3) \times T_C - 4.0$<br>$[WS \ge 8]$ | 56.0<br>106.0 | _ | ns | | 101 | Address and AA valid to WR assertion | t <sub>AS</sub> | $0.25 \times T_{C} - 2.0$ | 0.5 | _ | ns | | | | | [WS = 1]<br>$0.75 \times T_{C} - 2.0$<br>[2 \le WS \le 3] | 5.5 | _ | ns | | | | | 1.25 × $T_C$ -2.0 [WS $\geq$ 4] | 10.5 | _ | ns | | 102 | WR assertion pulse width | t <sub>WP</sub> | $1.5 \times T_{C} - 4.0$ [WS = 1] | 11.0 | _ | ns | | | | | $WS \times T_C - 4.0$ $[2 \le WS \le 3]$ | 16.0 | _ | ns | | | | | $(WS -0.5) \times T_C -4.0$ $[WS \ge 4]$ | 31.0 | _ | ns | | 103 | WR deassertion to address not valid | t <sub>WR</sub> | $0.25 \times T_{C} - 2.0$ [1 $\leq$ WS $\leq$ 3] | 0.5 | _ | ns | | | | | $1.25 \times T_{C} - 4.0$ [4 $\leq$ WS $\leq$ 7] | 8.5 | _ | ns | | | | | $2.25 \times T_{C} - 4.0$ [WS $\geq 8$ ] | 18.5 | _ | ns | | 104 | Address and AA valid to input data valid | t <sub>AA</sub> , t <sub>AC</sub> | $(WS + 0.75) \times T_C -5.0$ $[WS \ge 1]$ | _ | 12.5 | ns | | 105 | RD assertion to input data valid | t <sub>OE</sub> | $(WS + 0.25) \times T_C - 5.0$<br>[WS \ge 1] | _ | 7.5 | ns | | 106 | RD deassertion to data not valid (data hold time) | t <sub>OHZ</sub> | | 0.0 | _ | ns | | 107 | Address valid to WR deassertion <sup>2</sup> | t <sub>AW</sub> | $(WS + 0.75) \times T_C -4.0$ $[WS \ge 1]$ | 13.5 | _ | ns | | 108 | Data valid to WR deassertion (data setup time) | t <sub>DS</sub> (t <sub>DW</sub> ) | $(WS -0.25) \times T_C -3.0$ $[WS \ge 1]$ | 4.5 | _ | ns | | 109 | Data hold time from WR deassertion | t <sub>DH</sub> | 0.25 × T <sub>C</sub> −2.0<br>[1 ≤WS ≤3] | 0.5 | _ | ns | | | | | 1.25 × T <sub>C</sub> −2.0<br>[4 ≤WS ≤7] | 10.5 | _ | ns | | | | | $2.25 \times T_{C} - 2.0$ [WS $\geq 8$ ] | 20.5 | _ | ns | | 110 | WR assertion to data active | _ | $0.75 \times T_{C} - 3.7$ [WS = 1] | 3.8 | _ | ns | | | | | 0.25 × T <sub>C</sub> − 3.7<br>[2 ⊴WS ≤3] | -1.2 | _ | ns | | | | | $-0.25 \times T_{C} -3.7$ [WS $\geq 4$ ] | -6.2 | _ | ns | Table 2-8. SRAM Read and Write Accesses (Continued) | No. | Characteristics | Symbol | Expression <sup>1</sup> | 100 MHz | | Heit | |-----|---------------------------------------------------|--------|-------------------------------------------|---------|------|------| | NO. | | | Expression | Min | Max | Unit | | 111 | WR deassertion to data high impedance | _ | 0.25 × T <sub>C</sub> + 0.2<br>[1 ≤WS ≤3] | _ | 2.7 | ns | | | | | 1.25 × TC + 0.2<br>[4 ≤WS ≤7] | _ | 12.7 | ns | | | | | $2.25 \times T_{C} + 0.2$ [WS > 8] | _ | 22.7 | ns | | 112 | Previous RD deassertion to data active (write) | _ | 1.25 × T <sub>C</sub> − 4.0<br>[1 ≤WS ≤3] | 8.5 | _ | ns | | | | | 2.25 × T <sub>C</sub> − 4.0<br>[4 ≤WS ≤7] | 18.5 | _ | ns | | | | | $3.25 \times T_{C} - 4.0$ [WS > 8] | 28.5 | _ | ns | | 113 | RD deassertion time | _ | 0.75 × T <sub>C</sub> −4.0<br>[1 ≤WS ≤3] | 3.5 | _ | ns | | | | | 1.75 × T <sub>C</sub> −4.0<br>[4 ≤WS ≤7] | 13.5 | _ | ns | | | | | $2.75 \times T_{C} - 4.0$ [WS $\geq 8$ ] | 23.5 | _ | ns | | 114 | WR deassertion time | _ | $0.5 \times T_{C} - 4.0$ [WS = 1] | 1.0 | _ | ns | | | | | T <sub>C</sub> −4.0<br>[2 ≤WS ≤3] | 6.0 | _ | ns | | | | | 2.5 × T <sub>C</sub> −4.0<br>[4 ≤WS ≤7] | 21.0 | _ | ns | | | | | $3.5 \times T_{C} - 4.0$ [WS $\geq 8$ ] | 31.0 | _ | ns | | 115 | Address valid to RD assertion | _ | $0.5 \times T_C - 4.0$ | 1.0 | _ | ns | | 116 | RD assertion pulse width | _ | $(WS + 0.25) \times T_{C} - 4.0$ | 8.5 | _ | ns | | 117 | RD deassertion to address not valid | _ | 0.25 × T <sub>C</sub> −2.0<br>[1 ≤WS ≤3] | 0.5 | _ | ns | | | | | 1.25 × T <sub>C</sub> −2.0<br>[4 ≤WS ≤7] | 10.5 | _ | ns | | | | | 2.25 × T <sub>C</sub> −2.0<br>[WS ≥ 8] | 20.5 | _ | ns | | 118 | TA setup before RD or WR deassertion <sup>4</sup> | | $0.25 \times T_{C} + 2.0$ | 4.5 | _ | ns | | 119 | TA hold after RD or WR deassertion | _ | _ | 0 | | ns | - 1. WS is the number of wait states specified in the BCR. An expression is used to compute the number listed as the minimum or maximum value, as appropriate. - 2. Timings 100, 107 are guaranteed by design, not tested. - 3. All timings for 100 MHz are measured from $0.5 \times \text{Vcc}$ to $0.5 \times \text{Vcc}$ . - **4.** Timing 118 is relative to the deassertion edge of $\overline{RD}$ or $\overline{WR}$ even if $\overline{TA}$ remains asserted. - 5. $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_J = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ , $C_L = 50 \text{ pF}$ read or write operation. AA[0–3] do not hold their state after a read or write operation. Figure 2-12. SRAM Read Access Note: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation. Figure 2-13. SRAM Write Access #### 2.5.5.2 DRAM Timing The selection guides in **Figure 2-14** and **Figure 2-17** are for primary selection only. Final selection should be based on the timing in the following tables. For example, the selection guide suggests that four wait states must be used for 100 MHz operation with Page Mode DRAM. However, consulting the appropriate table, a designer can evaluate whether fewer wait states might suffice by determining which timing prevents operation at 100 MHz, running the chip at a slightly lower frequency (for example, 95 MHz), using faster DRAM (if it becomes available), and manipulating control factors such as capacitive and resistive load to improve overall system performance. Figure 2-14. DRAM Page Mode Wait State Selection Guide **Table 2-9.** DRAM Page Mode Timings, Three Wait States<sup>1,2,3</sup> | No. | Characteristics | Symbol | Expression <sup>4</sup> | 100 MHz | | Unit | |-----|-------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------|-------------------|-------------|---------------| | NO. | | Symbol | | Min | Max | Unit | | 131 | Page mode cycle time for two consecutive accesses of the same direction | | 4 × T <sub>C</sub> | 40.0 | _ | ns | | | Page mode cycle time for mixed (read and write) accesses | t <sub>PC</sub> | $3.5\times T_{\text{C}}$ | 35.0 | _ | ns | | 132 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 2 × T <sub>C</sub> -5.7 | _ | 14.3 | ns | | 133 | Column address valid to data valid (read) | t <sub>AA</sub> | 3 × T <sub>C</sub> -5.7 | _ | 24.3 | ns | | 134 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | ns | | 135 | Last CAS assertion to RAS deassertion | t <sub>RSH</sub> | 2.5 × T <sub>C</sub> -4.0 | 21.0 | _ | ns | | 136 | Previous CAS deassertion to RAS deassertion | t <sub>RHCP</sub> | 4.5 × T <sub>C</sub> -4.0 | 41.0 | _ | ns | | 137 | CAS assertion pulse width | t <sub>CAS</sub> | $2 \times T_C - 4.0$ | 16.0 | _ | ns | | 138 | Last CAS deassertion to RAS assertion <sup>5</sup> BRW[1-0] = 00, 01—not applicable BRW[1-0] = 10 BRW[1-0] = 11 | t <sub>CRP</sub> | $-$ 4.75 × $T_C$ -6.0<br>6.75 × $T_C$ -6.0 | —<br>41.5<br>61.5 | _<br>_<br>_ | —<br>ns<br>ns | | 139 | CAS deassertion pulse width | t <sub>CP</sub> | 1.5 × T <sub>C</sub> -4.0 | 11.0 | _ | ns | | 140 | Column address valid to CAS assertion | t <sub>ASC</sub> | T <sub>C</sub> -4.0 | 6.0 | _ | ns | | 141 | CAS assertion to column address not valid | t <sub>CAH</sub> | $2.5 \times T_C - 4.0$ | 21.0 | _ | ns | | 142 | Last column address valid to RAS deassertion | t <sub>RAL</sub> | 4 × T <sub>C</sub> -4.0 | 36.0 | _ | ns | | 143 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 1.25 × T <sub>C</sub> -4.0 | 8.5 | _ | ns | | 144 | CAS deassertion to WR assertion | t <sub>RCH</sub> | $0.75 \times T_{C} - 4.0$ | 3.5 | _ | ns | | 145 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 2.25 × T <sub>C</sub> -4.2 | 18.3 | _ | ns | | 146 | WR assertion pulse width | t <sub>WP</sub> | $3.5 \times T_C - 4.5$ | 30.5 | _ | ns | | 147 | Last WR assertion to RAS deassertion | t <sub>RWL</sub> | $3.75 \times T_C - 4.3$ | 33.2 | _ | ns | | 148 | WR assertion to CAS deassertion | t <sub>CWL</sub> | 3.25 × T <sub>C</sub> -4.3 | 28.2 | _ | ns | | 149 | Data valid to CAS assertion (write) | t <sub>DS</sub> | 0.5 × T <sub>C</sub> - 4.5 | 0.5 | _ | ns | | 150 | CAS assertion to data not valid (write) | t <sub>DH</sub> | $2.5 \times T_C - 4.0$ | 21.0 | _ | ns | | 151 | WR assertion to CAS assertion | t <sub>WCS</sub> | 1.25 × T <sub>C</sub> -4.3 | 8.2 | _ | ns | | 152 | Last RD assertion to RAS deassertion | t <sub>ROH</sub> | $3.5 \times T_C - 4.0$ | 31.0 | _ | ns | | 153 | RD assertion to data valid | t <sub>GA</sub> | $2.5 \times T_C - 5.7$ | _ | 19.3 | ns | | 154 | RD deassertion to data not valid <sup>6</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 155 | WR assertion to data active | | 0.75 × T <sub>C</sub> – 1.5 | 6.0 | _ | ns | | 156 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | - | 2.5 | ns | | | | | | | | | - 1. The number of wait states for Page mode access is specified in the DRAM Control Register. - 2. The refresh period is specified in the DRAM Control Register. - 3. The asynchronous delays specified in the expressions are valid for the DSP56303. - 4. All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example, t<sub>PC</sub> equals 4 × T<sub>C</sub> for read-after-read or write-after-write sequences). An expression is used to compute the number listed as the minimum or maximum value listed, as appropriate. - 5. BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each DRAM out-of page-access. - 6. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>. **Table 2-10.** DRAM Page Mode Timings, Four Wait States<sup>1,2,3</sup> | Na | Chavastaviation | Cymahal | Evarencies 4 | 100 MHz | | Unit | |-----|-------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------|------------------|-------------|------| | No. | Characteristics | Symbol | Expression <sup>4</sup> | Min | Max | Unit | | 131 | Page mode cycle time for two consecutive accesses of the same direction | | 5 × T <sub>C</sub> | 50.0 | _ | ns | | | Page mode cycle time for mixed (read and write) accesses | t <sub>PC</sub> | $4.5 \times T_{C}$ | 45.0 | _ | ns | | 132 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 2.75 × T <sub>C</sub> -5.7 | _ | 21.8 | ns | | 133 | Column address valid to data valid (read) | t <sub>AA</sub> | 3.75 × T <sub>C</sub> −5.7 | _ | 31.8 | ns | | 134 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | ns | | 135 | Last CAS assertion to RAS deassertion | t <sub>RSH</sub> | 3.5 × T <sub>C</sub> -4.0 | 31.0 | _ | ns | | 136 | Previous CAS deassertion to RAS deassertion | t <sub>RHCP</sub> | 6 × T <sub>C</sub> -4.0 | 56.0 | _ | ns | | 137 | CAS assertion pulse width | t <sub>CAS</sub> | 2.5 × T <sub>C</sub> -4.0 | 21.0 | _ | ns | | 138 | Last CAS deassertion to RAS assertion <sup>5</sup> BRW[1-0] = 00, 01—Not applicable BRW[1-0] = 10 BRW[1-0] = 11 | t <sub>CRP</sub> | 5.25 × T <sub>C</sub> -6.0<br>7.25 × T <sub>C</sub> -6.0 | <br>46.5<br>66.5 | _<br>_<br>_ | ns | | 139 | CAS deassertion pulse width | t <sub>CP</sub> | 2 × T <sub>C</sub> -4.0 | 16.0 | _ | ns | | 140 | Column address valid to CAS assertion | t <sub>ASC</sub> | T <sub>C</sub> -4.0 | 6.0 | _ | ns | | 141 | CAS assertion to column address not valid | t <sub>CAH</sub> | 3.5 × T <sub>C</sub> -4.0 | 31.0 | _ | ns | | 142 | Last column address valid to RAS deassertion | t <sub>RAL</sub> | 5 × T <sub>C</sub> -4.0 | 46.0 | _ | ns | | 143 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 1.25 × T <sub>C</sub> -4.0 | 8.5 | _ | ns | | 144 | CAS deassertion to WR assertion | t <sub>RCH</sub> | 1.25 × T <sub>C</sub> – 3.7 | 8.8 | _ | ns | | 145 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 3.25 × T <sub>C</sub> −4.2 | 28.3 | _ | ns | | 146 | WR assertion pulse width | t <sub>WP</sub> | 4.5 × T <sub>C</sub> -4.5 | 40.5 | _ | ns | | 147 | Last WR assertion to RAS deassertion | t <sub>RWL</sub> | 4.75 × T <sub>C</sub> –4.3 | 43.2 | _ | ns | | 148 | WR assertion to CAS deassertion | t <sub>CWL</sub> | $3.75 \times T_{C} - 4.3$ | 33.2 | _ | ns | | 149 | Data valid to CAS assertion (write) | t <sub>DS</sub> | $0.5 \times T_{C} - 4.5$ | 0.5 | _ | ns | | 150 | CAS assertion to data not valid (write) | t <sub>DH</sub> | 3.5 × T <sub>C</sub> -4.0 | 31.0 | _ | ns | | 151 | WR assertion to CAS assertion | t <sub>WCS</sub> | 1.25 × T <sub>C</sub> -4.3 | 8.2 | _ | ns | | 152 | Last RD assertion to RAS deassertion | t <sub>ROH</sub> | 4.5 × T <sub>C</sub> -4.0 | 41.0 | _ | ns | | 153 | RD assertion to data valid | t <sub>GA</sub> | 3.25 × T <sub>C</sub> −5.7 | | 26.8 | ns | | 154 | RD deassertion to data not valid <sup>6</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 155 | WR assertion to data active | | 0.75 × T <sub>C</sub> – 1.5 | 6.0 | _ | ns | | 156 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | | | | | | | | | - 1. The number of wait states for Page mode access is specified in the DRAM Control Register. - 2. The refresh period is specified in the DRAM Control Register. - 3. The asynchronous delays specified in the expressions are valid for the DSP56303. - 4. All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example, t<sub>PC</sub> equals 3 × T<sub>C</sub> for read-after-read or write-after-write sequences). An expressions is used to calculate the maximum or minimum value listed, as appropriate. - 5. BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each DRAM out-of-page access. - 6. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>. Figure 2-15. DRAM Page Mode Write Accesses Figure 2-16. DRAM Page Mode Read Accesses Figure 2-17. DRAM Out-of-Page Wait State Selection Guide Table 2-11. DRAM Out-of-Page and Refresh Timings, Eleven Wait States 1,2 | No. | Characteristics | Symbol | Expression <sup>3</sup> | 100 MHz | | - Unit | |-----|----------------------------------------------------|------------------|-----------------------------|---------|------|--------| | NO. | Characteristics | Symbol | Expression | Min | Max | Oiiit | | 157 | Random read or write cycle time | t <sub>RC</sub> | 12 × T <sub>C</sub> | 120.0 | _ | ns | | 158 | RAS assertion to data valid (read) | t <sub>RAC</sub> | $6.25 \times T_{C} - 7.0$ | _ | 55.5 | ns | | 159 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 3.75 × T <sub>C</sub> -7.0 | _ | 30.5 | ns | | 160 | Column address valid to data valid (read) | t <sub>AA</sub> | $4.5 \times T_C - 7.0$ | _ | 38.0 | ns | | 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | ns | | 162 | RAS deassertion to RAS assertion | t <sub>RP</sub> | 4.25 × T <sub>C</sub> -4.0 | 38.5 | _ | ns | | 163 | RAS assertion pulse width | t <sub>RAS</sub> | $7.75 \times T_{C} - 4.0$ | 73.5 | _ | ns | | 164 | CAS assertion to RAS deassertion | t <sub>RSH</sub> | 5.25 × T <sub>C</sub> -4.0 | 48.5 | _ | ns | | 165 | RAS assertion to CAS deassertion | t <sub>CSH</sub> | 6.25 × T <sub>C</sub> -4.0 | 58.5 | _ | ns | | 166 | CAS assertion pulse width | t <sub>CAS</sub> | 3.75 × T <sub>C</sub> -4.0 | 33.5 | _ | ns | | 167 | RAS assertion to CAS assertion | t <sub>RCD</sub> | $2.5 \times T_{C} \pm 4.0$ | 21.0 | 29.0 | ns | | 168 | RAS assertion to column address valid | t <sub>RAD</sub> | $1.75 \times T_{C} \pm 4.0$ | 13.5 | 21.5 | ns | | 169 | CAS deassertion to RAS assertion | t <sub>CRP</sub> | 5.75 × T <sub>C</sub> -4.0 | 53.5 | _ | ns | | 170 | CAS deassertion pulse width | t <sub>CP</sub> | $4.25 \times T_{C} - 6.0$ | 36.5 | _ | ns | | 171 | Row address valid to RAS assertion | t <sub>ASR</sub> | 4.25 × T <sub>C</sub> -4.0 | 38.5 | _ | ns | #### DSP56303 Technical Data, Rev. 11 Freescale Semiconductor 2-19 **Table 2-11.** DRAM Out-of-Page and Refresh Timings, Eleven Wait States<sup>1,2</sup> (Continued) | NI. | Oh ava ataviation | 0 | <b>3</b> | 100 MHz | | Unit | |-----|---------------------------------------------------------------------------|------------------|-----------------------------|----------|------|------| | No. | Characteristics | Symbol | Expression <sup>3</sup> | Min | Max | Unit | | 172 | RAS assertion to row address not valid | t <sub>RAH</sub> | 1.75 × T <sub>C</sub> -4.0 | 13.5 | _ | ns | | 173 | Column address valid to CAS assertion | t <sub>ASC</sub> | $0.75 \times T_{C} - 4.0$ | 3.5 | _ | ns | | 174 | CAS assertion to column address not valid | t <sub>CAH</sub> | 5.25 × T <sub>C</sub> -4.0 | 48.5 | _ | ns | | 175 | RAS assertion to column address not valid | t <sub>AR</sub> | 7.75 × T <sub>C</sub> -4.0 | 73.5 | _ | ns | | 176 | Column address valid to RAS deassertion | t <sub>RAL</sub> | $6 \times T_C - 4.0$ | 56.0 | _ | ns | | 177 | WR deassertion to CAS assertion | t <sub>RCS</sub> | $3.0 \times T_C - 4.0$ | 26.0 | _ | ns | | 178 | $\overline{\text{CAS}}$ deassertion to $\overline{\text{WR}}^4$ assertion | t <sub>RCH</sub> | $1.75 \times T_{C} - 3.7$ | 13.8 | _ | ns | | 179 | $\overline{\rm RAS}$ deassertion to $\overline{\rm WR}^4$ assertion | t <sub>RRH</sub> | $0.25 \times T_{C}$ $-2.0$ | 0.5 | _ | ns | | 180 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 5 × T <sub>C</sub> -4.2 | 45.8 | _ | ns | | 181 | RAS assertion to WR deassertion | t <sub>WCR</sub> | 7.5 × T <sub>C</sub> -4.2 | 70.8 | _ | ns | | 182 | WR assertion pulse width | t <sub>WP</sub> | 11.5 × T <sub>C</sub> -4.5 | 110.5 | _ | ns | | 183 | WR assertion to RAS deassertion | t <sub>RWL</sub> | 11.75 × T <sub>C</sub> -4.3 | 113.2 | _ | ns | | 184 | WR assertion to CAS deassertion | t <sub>CWL</sub> | 10.25 × T <sub>C</sub> -4.3 | 98.2 | _ | ns | | 185 | Data valid to CAS assertion (write) | t <sub>DS</sub> | 5.75 × T <sub>C</sub> -4.0 | 53.5 | _ | ns | | 186 | CAS assertion to data not valid (write) | t <sub>DH</sub> | 5.25 × T <sub>C</sub> -4.0 | 48.5 | _ | ns | | 187 | RAS assertion to data not valid (write) | t <sub>DHR</sub> | 7.75 × T <sub>C</sub> -4.0 | 73.5 | _ | ns | | 188 | WR assertion to CAS assertion | t <sub>wcs</sub> | $6.5 \times T_C - 4.3$ | 60.7 | _ | ns | | 189 | CAS assertion to RAS assertion (refresh) | t <sub>CSR</sub> | 1.5 × T <sub>C</sub> -4.0 | 11.0 | _ | ns | | 190 | RAS deassertion to CAS assertion (refresh) | t <sub>RPC</sub> | 2.75 × T <sub>C</sub> -4.0 | 23.5 | _ | ns | | 191 | RD assertion to RAS deassertion | t <sub>ROH</sub> | 11.5 × T <sub>C</sub> -4.0 | 111.0 | _ | ns | | 192 | RD assertion to data valid | t <sub>GA</sub> | 10 × T <sub>C</sub> -7.0 | T — | 93.0 | ns | | 193 | RD deassertion to data not valid <sup>5</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 194 | WR assertion to data active | | 0.75 × T <sub>C</sub> – 1.5 | 6.0 | _ | ns | | 195 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | <u> </u> | 2.5 | ns | - 1. The number of wait states for an out-of-page access is specified in the DRAM Control Register. - 2. The refresh period is specified in the DRAM Control Register. - 3. Use the expression to compute the maximum or minimum value listed (or both if the expression includes ±). - 4. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for read cycles. - 5. $\overline{RD}$ deassertion always occurs after $\overline{CAS}$ deassertion; therefore, the restricted timing is $t_{OFF}$ and not $t_{GZ}$ . Table 2-12. DRAM Out-of-Page and Refresh Timings, Fifteen Wait States 1,2 | No. Characteristics Symbol Expression³ Min Max 157 Random read or write cycle time 1.60 1.60 1.60 0 ns 158 RAS assertion to data valid (read) 1.60 4.75 × Tc −5.7 − 7.68 ns 150 CAS assertion to data valid (read) 1.60 4.75 × Tc −5.7 − 41.8 ns 160 Column address valid to data valid (read) 1.60 4.75 × Tc −5.7 − 49.3 ns 161 CAS dessertion to data not valid (read hold time) 1.67 0.0 0.0 − ns 162 RAS deassertion to RAS assertion 1.88 6.25 × Tc −4.0 58.5 − ns 163 RAS assertion to DAS deassertion 1.88 6.25 × Tc −4.0 78.5 − ns 165 RAS assertion to EAS deassertion 1.60 4.75 × Tc −4.0 78.5 − ns 165 RAS assertion to will 1.62 4.75 × Tc −4.0 78.5 − ns | | | | 3 | 100 | MHz | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|------------------|-----------------------------|-------|-------|------| | 158 FAS assertion to data valid (read) | NO. | Characteristics | Symbol | Expression | Min | Max | Unit | | 159 CAS assertion to data valid (read) t <sub>CAC</sub> 4.75 × T <sub>C</sub> −5.7 — 41.8 ns 160 Column address valid to data valid (read) 1 <sub>AA</sub> 5.5 × T <sub>C</sub> −5.7 — 49.3 ns 161 CAS deassertion to data not valid (read hold time) t <sub>OFF</sub> 0.0 0.0 — ns 162 RAS deassertion to table not valid (read hold time) t <sub>OFF</sub> 0.0 0.0 55.5 — ns 162 RAS assertion to TAS deassertion t <sub>RAS</sub> 9.75 × T <sub>C</sub> −4.0 98.5 — ns 163 RAS assertion to TAS deassertion t <sub>CSH</sub> 8.25 × T <sub>C</sub> −4.0 58.5 — ns 166 CAS assertion pulse width t <sub>CAS</sub> 4.75 × T <sub>C</sub> −4.0 48.5 — ns 167 RAS assertion to CAS assertion t <sub>CAS</sub> 4.75 × T <sub>C</sub> −4.0 43.5 — ns 168 RAS assertion to column address valid t <sub>RAD</sub> 2.75 × T <sub>C</sub> −4.0 43.5 — ns 170 CAS deassertion to RAS assertion t <sub>CAP</sub> 7.75 × T <sub>C</sub> | 157 | Random read or write cycle time | t <sub>RC</sub> | 16 × T <sub>C</sub> | 160.0 | _ | ns | | 160 Column address valid to data valid (read) t <sub>AA</sub> 5.5 × T <sub>C</sub> -5.7 — 49.3 ns 161 CAS deassertion to data not valid (read hold time) t <sub>OFF</sub> 0.0 0.0 — ns 162 RAS deassertion to RAS assertion t <sub>RAS</sub> 0.75 × T <sub>C</sub> −4.0 58.5 — ns 163 RAS assertion pulse width t <sub>RAS</sub> 9.75 × T <sub>C</sub> −4.0 58.5 — ns 164 CAS assertion to CAS deassertion t <sub>IRSH</sub> 6.25 × T <sub>C</sub> −4.0 78.5 — ns 165 RAS assertion to CAS deassertion t <sub>ICSH</sub> 8.25 × T <sub>C</sub> −4.0 78.5 — ns 166 CAS assertion to CAS assertion t <sub>ICM</sub> 4.75 × T <sub>C</sub> −4.0 73.5 — ns 167 RAS assertion to column address valid t <sub>IRAD</sub> 2.75 × T <sub>C</sub> −2.0 73.5 — ns 169 CAS deassertion to PAS assertion t <sub>ICR</sub> 7.75 × T <sub>C</sub> −4.0 73.5 — ns 170 CAS deassertion to RAS assertion t <sub>ICR</sub> t <sub>ICR</sub> 6.25 × T <sub>C</sub> | 158 | RAS assertion to data valid (read) | t <sub>RAC</sub> | $8.25 \times T_C - 5.7$ | _ | 76.8 | ns | | 161 CAS deassertion to data not valid (read hold time) 10 10 10 10 10 10 10 1 | 159 | CAS assertion to data valid (read) | t <sub>CAC</sub> | $4.75 \times T_C - 5.7$ | _ | 41.8 | ns | | FAS deassertion to FAS assertion FAS | 160 | Column address valid to data valid (read) | t <sub>AA</sub> | $5.5 \times T_C - 5.7$ | _ | 49.3 | ns | | 163 RAS assertion pulse width IRAS 9.75 × T <sub>C</sub> −4.0 93.5 — ns 164 CAS assertion to RAS deassertion I <sub>RBH</sub> 6.25 × T <sub>C</sub> −4.0 58.5 — ns 165 RAS assertion to CAS deassertion I <sub>CSH</sub> 8.25 × T <sub>C</sub> −4.0 78.5 — ns 166 CAS assertion to CAS deassertion I <sub>CSH</sub> 8.25 × T <sub>C</sub> −4.0 43.5 — ns 167 RAS assertion to CAS assertion I <sub>RCD</sub> 3.5 × T <sub>C</sub> ±2 33.0 37.0 ns 168 RAS assertion to CAS assertion I <sub>RAD</sub> 2.75 × T <sub>C</sub> ±2 25.5 29.5 ns 169 CAS deassertion to RAS assertion I <sub>CRP</sub> 7.75 × T <sub>C</sub> ±4.0 73.5 — ns 170 CAS deassertion pulse width I <sub>CP</sub> 6.25 × T <sub>C</sub> ±4.0 58.5 — ns 170 CAS deassertion to column address not valid I <sub>RAH</sub> 2.75 × T <sub>C</sub> ±4.0 58.5 — ns 172 RAS assertion to column address not valid I <sub>RAH</sub> 2.75 × T <sub>C</sub> ±4.0 35. — ns 173 Column address valid to RAS deassertion | 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | 0.0 | 0.0 | _ | ns | | 164 CAS assertion to RAS deassertion t <sub>RBH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 165 RAS assertion to CAS deassertion t <sub>CSH</sub> 8.25 × T <sub>C</sub> − 4.0 78.5 — ns 166 CAS assertion to CAS deassertion t <sub>CAS</sub> 4.75 × T <sub>C</sub> − 4.0 43.5 — ns 167 RAS assertion to CAS assertion t <sub>RAD</sub> 2.75 × T <sub>C</sub> ± 2 25.5 29.5 ns 168 RAS assertion to COlumn address valid t <sub>RAD</sub> 2.75 × T <sub>C</sub> ± 2 25.5 29.5 ns 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> − 4.0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 6.0 56.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 171 Row address valid to RAS assertion t <sub>LAS</sub> 6.25 × T <sub>C</sub> − 4.0 23.5 — ns 172 RAS assertion to column address not valid t <sub>LAH</sub> 4.24 6.25 × T <sub>C</sub> − 4.0 35. — ns 175 RAS asserti | 162 | RAS deassertion to RAS assertion | t <sub>RP</sub> | 6.25 × T <sub>C</sub> -4.0 | 58.5 | _ | ns | | 164 CAS assertion to RAS deassertion t <sub>RSH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 168 RAS assertion to CAS deassertion t <sub>CSH</sub> 8.25 × T <sub>C</sub> − 4.0 78.5 — ns 168 CAS assertion pulse width t <sub>CAS</sub> 4.75 × T <sub>C</sub> − 4.0 78.5 — ns 168 RAS assertion to CAS assertion t <sub>RAD</sub> 2.75 × T <sub>C</sub> − 4.0 33.0 37.0 ns 168 RAS assertion to Column address valid t <sub>RAD</sub> 2.75 × T <sub>C</sub> − 4.0 73.5 — ns 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> − 4.0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 6.0 56.5 — ns 171 Row address valid to RAS assertion t <sub>LASC</sub> 0.75 × T <sub>C</sub> − 4.0 23.5 — ns 172 RAS assertion to column address not valid t <sub>RAL</sub> 2.75 × T <sub>C</sub> − 4.0 3.5 — ns 173 Column address valid to RAS deassertion t <sub>LAC</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 174 CAS assertion to column address not valid< | 163 | RAS assertion pulse width | t <sub>RAS</sub> | 9.75 × T <sub>C</sub> −4.0 | 93.5 | _ | ns | | 166 CAS assertion pulse width t <sub>CAS</sub> 4.75 × T <sub>C</sub> -4.0 43.5 — ns 167 RAS assertion to CAS assertion t <sub>RCD</sub> 3.5 × T <sub>C</sub> ± 2 33.0 37.0 ns 168 RAS assertion to CAS assertion t <sub>RAD</sub> 2.75 × T <sub>C</sub> ± 2 25.5 29.5 ns 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> ± 0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 6.0 56.5 — ns 171 Row address valid to RAS assertion t <sub>ASR</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 58.5 — ns 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 3.5 — ns 175 CAS assertion to Column address valid to RAS deassertion t <sub>RAB</sub> 9.75 × T <sub>C</sub> − 4.0 9.5 — ns 176 Column addres | 164 | CAS assertion to RAS deassertion | | 6.25 × T <sub>C</sub> -4.0 | 58.5 | _ | ns | | 166 CAS assertion pulse width t <sub>CAS</sub> 4.75 × T <sub>C</sub> − 4.0 43.5 — ns 167 RAS assertion to CAS assertion t <sub>RCD</sub> 3.5 × T <sub>C</sub> ± 2 33.0 37.0 ns 168 RAS assertion to Column address valid t <sub>RAD</sub> 2.75 × T <sub>C</sub> ± 2 25.5 29.5 ns 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> − 4.0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 6.0 56.5 — ns 171 Row address valid to RAS assertion t <sub>LSR</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 23.5 — ns 173 Column address valid to CAS assertion t <sub>LSC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 3.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address va | 165 | RAS assertion to CAS deassertion | | | 78.5 | _ | ns | | 167 RAS assertion to CAS assertion t <sub>RCD</sub> 3.5 × T <sub>C</sub> ± 2 33.0 37.0 ns 168 RAS assertion to column address valid t <sub>RAD</sub> 2.75 × T <sub>C</sub> ± 2 25.5 29.5 ns 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> − 4.0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 171 Row address valid to RAS assertion t <sub>LSR</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 3.5 — ns 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 3.5 — ns 175 RAS assertion to Column address valid to RAS deassertion t <sub>RAL</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 175 WR deassertion to WR <sup>4</sup> assertion t <sub>RC</sub> <t< td=""><td>166</td><td>CAS assertion pulse width</td><td>İ</td><td>4.75 × T<sub>C</sub> −4.0</td><td>43.5</td><td>_</td><td>ns</td></t<> | 166 | CAS assertion pulse width | İ | 4.75 × T <sub>C</sub> −4.0 | 43.5 | _ | ns | | 168 RAS assertion to column address valid t <sub>RAD</sub> 2.75 × T <sub>C</sub> ± 2 25.5 29.5 ns 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> − 4.0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 4.0 56.5 — ns 171 Row address valid to RAS assertion t <sub>ASR</sub> 6.25 × T <sub>C</sub> − 4.0 56.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 23.5 — ns 173 Column address valid to CAS assertion t <sub>SSC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 175 RAS assertion to column address valid to RAS deassertion t <sub>RAB</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>RAB</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 177 Will deassertion to CAS assertion t <sub>RAC</sub> <td>167</td> <td>RAS assertion to CAS assertion</td> <td></td> <td></td> <td>33.0</td> <td>37.0</td> <td>ns</td> | 167 | RAS assertion to CAS assertion | | | 33.0 | 37.0 | ns | | 169 CAS deassertion to RAS assertion t <sub>CRP</sub> 7.75 × T <sub>C</sub> − 4.0 73.5 — ns 170 CAS deassertion pulse width t <sub>CP</sub> 6.25 × T <sub>C</sub> − 6.0 56.5 — ns 171 Row address valid to RAS assertion t <sub>ASR</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 23.5 — ns 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>AR</sub> 0.75 × T <sub>C</sub> − 4.0 9.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>RCS</sub> 5 × T <sub>C</sub> − 3.0 93.5 — ns 177 WR deassertion to WR deassertion t <sub>RC</sub> 1.75 × T <sub>C</sub> − 3.7 13.8 — ns 180 CAS assertion to WR deassertion | 168 | RAS assertion to column address valid | | | 25.5 | 29.5 | ns | | 171 Row address valid to RAS assertion t <sub>ASR</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 23.5 — ns 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 177 WR deassertion to WR4 deassertion t <sub>RCH</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 178 CAS deassertion to WR4 assertion t <sub>RCH</sub> 1.75 × T <sub>C</sub> − 3.8 46.2 — ns 179 RAS deassertion to WR4 assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 2.0 0.5 — ns 180 CAS assertion to WR4 assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 4.2 9.5 — ns 181 RAS assertion to WR4 assertion | 169 | CAS deassertion to RAS assertion | t <sub>CRP</sub> | 7.75 × T <sub>C</sub> -4.0 | 73.5 | _ | ns | | 171 Row address valid to RAS assertion t <sub>ASR</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 172 RAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 23.5 — ns 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 177 WR deassertion to WR4 deassertion t <sub>RCH</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 178 CAS deassertion to WR4 assertion t <sub>RCH</sub> 1.75 × T <sub>C</sub> − 3.8 46.2 — ns 179 RAS deassertion to WR4 assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 2.0 0.5 — ns 180 CAS assertion to WR4 assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 4.2 9.5 — ns 181 RAS assertion to WR4 assertion | 170 | CAS deassertion pulse width | t <sub>CP</sub> | 6.25 × T <sub>C</sub> - 6.0 | 56.5 | _ | ns | | 172 ĀAS assertion to row address not valid t <sub>RAH</sub> 2.75 × T <sub>C</sub> − 4.0 23.5 — ns 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>RAL</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 177 WR deassertion to SAS assertion t <sub>RCS</sub> 5 × T <sub>C</sub> − 3.0 66.0 — ns 177 WR deassertion to WR <sup>4</sup> assertion t <sub>RCH</sub> 1.75 × T <sub>C</sub> − 3.7 13.8 — ns 179 RAS deassertion to WR <sup>4</sup> assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 3.7 13.8 — ns 180 CAS assertion to WR <sup>4</sup> assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 4.2 90.5 — ns 181 RAS assertion to WR deassertion t <sub>WCH</sub> 6 × T <sub>C</sub> − 4.2 55.8 — ns 182 WR assertion to RAS deassertion | 171 | Row address valid to RAS assertion | t <sub>ASR</sub> | 6.25 × T <sub>C</sub> -4.0 | 58.5 | _ | ns | | 173 Column address valid to CAS assertion t <sub>ASC</sub> 0.75 × T <sub>C</sub> − 4.0 3.5 — ns 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>RC</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 177 WR deassertion to CAS assertion t <sub>RC</sub> 5 × T <sub>C</sub> − 3.8 46.2 — ns 178 CAS deassertion to WR⁴ assertion t <sub>RC</sub> 1.75 × T <sub>C</sub> − 3.7 13.8 — ns 179 RAS deassertion to WR⁴ assertion t <sub>RC</sub> 1.75 × T <sub>C</sub> − 3.7 13.8 — ns 180 CAS assertion to WR deassertion t <sub>RC</sub> 6 × T <sub>C</sub> − 4.2 55.8 — ns 181 RAS assertion to WR deassertion t <sub>WC</sub> 6 × T <sub>C</sub> − 4.2 55.8 — ns 182 WR assertion to WR deassertion t <sub>WC</sub> 9.5 × T <sub>C</sub> − 4.2 90.8 — ns 181 RAS assertion to WR deassertion t <sub>WC</sub> | 172 | RAS assertion to row address not valid | | 2.75 × T <sub>C</sub> -4.0 | 23.5 | _ | ns | | 174 CAS assertion to column address not valid t <sub>CAH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>RAL</sub> 7 × T <sub>C</sub> − 4.0 66.0 — ns 177 WR deassertion to CAS assertion t <sub>RCS</sub> 5 × T <sub>C</sub> − 3.8 46.2 — ns 178 CAS deassertion to WR⁴ assertion t <sub>RCH</sub> 1.75 × T <sub>C</sub> − 3.7 13.8 — ns 179 RAS deassertion to WR⁴ assertion t <sub>RRH</sub> 0.25 × T <sub>C</sub> − 2.0 0.5 — ns 180 CAS assertion to WR deassertion t <sub>WCH</sub> 6 × T <sub>C</sub> − 4.2 55.8 — ns 181 RAS assertion to WR deassertion t <sub>WCR</sub> 9.5 × T <sub>C</sub> − 4.2 90.8 — ns 182 WR assertion pulse width t <sub>WC</sub> 15.5 × T <sub>C</sub> − 4.2 90.8 — ns 183 WR assertion to RAS deassertion t <sub>WR</sub> 15.7 × T <sub>C</sub> − 4.3 153.2 — ns 184 WR assertion to CAS assertion (write) t <sub>CWL</sub> | 173 | Column address valid to CAS assertion | | | 3.5 | _ | ns | | 175 RAS assertion to column address not valid t <sub>AR</sub> 9.75 × T <sub>C</sub> -4.0 93.5 — ns 176 Column address valid to RAS deassertion t <sub>RAL</sub> 7 × T <sub>C</sub> -4.0 66.0 — ns 177 WR deassertion to CAS assertion t <sub>RCS</sub> 5 × T <sub>C</sub> -3.8 46.2 — ns 178 CAS deassertion to WR⁴ assertion t <sub>RCH</sub> 1.75 × T <sub>C</sub> -3.7 13.8 — ns 179 RAS deassertion to WR deassertion t <sub>RCH</sub> 0.25 × T <sub>C</sub> -2.0 0.5 — ns 180 CAS assertion to WR deassertion t <sub>WCH</sub> 6 × T <sub>C</sub> -4.2 55.8 — ns 181 RAS assertion to WR deassertion t <sub>WCH</sub> 6 × T <sub>C</sub> -4.2 90.8 — ns 182 WR assertion pulse width t <sub>WC</sub> 9.5 × T <sub>C</sub> -4.2 90.8 — ns 183 WR assertion to RAS deassertion t <sub>RWL</sub> 15.75 × T <sub>C</sub> -4.5 150.5 — ns 184 WR assertion to CAS deassertion t <sub>RWL</sub> 15.75 × T <sub>C</sub> -4.3 138.2 — ns 185 Data valid to CAS assertion (write) t <sub>D</sub> 8.75 × T <sub>C</sub> -4.0 | 174 | CAS assertion to column address not valid | | | 58.5 | _ | ns | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 175 | RAS assertion to column address not valid | | 9.75 × T <sub>C</sub> −4.0 | 93.5 | _ | ns | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 176 | Column address valid to RAS deassertion | | 7 × T <sub>C</sub> -4.0 | 66.0 | _ | ns | | 179 RAS deassertion to WR⁴ assertion tRRH 0.25 × T <sub>C</sub> − 2.0 0.5 — ns 180 CAS assertion to WR deassertion tWCH 6 × T <sub>C</sub> − 4.2 55.8 — ns 181 RAS assertion to WR deassertion tWCR 9.5 × T <sub>C</sub> − 4.2 90.8 — ns 182 WR assertion pulse width tWCR 15.5 × T <sub>C</sub> − 4.5 150.5 — ns 183 WR assertion to RAS deassertion tRWL 15.75 × T <sub>C</sub> − 4.3 153.2 — ns 184 WR assertion to CAS deassertion t <sub>CWL</sub> 14.25 × T <sub>C</sub> − 4.3 138.2 — ns 185 Data valid to CAS assertion (write) t <sub>DS</sub> 8.75 × T <sub>C</sub> − 4.0 83.5 — ns 186 CAS assertion to data not valid (write) t <sub>DH</sub> 6.25 × T <sub>C</sub> − 4.0 58.5 — ns 187 RAS assertion to data not valid (write) t <sub>DHR</sub> 9.75 × T <sub>C</sub> − 4.0 93.5 — ns 188 WR assertion to RAS assertion (refresh) t <sub>CSR</sub> 1.5 × T <sub>C</sub> − 4.0 11. | 177 | WR deassertion to CAS assertion | | 5 × T <sub>C</sub> -3.8 | 46.2 | _ | ns | | 180 CAS assertion to $\overline{WR}$ deassertion $t_{WCH}$ $6 \times T_C - 4.2$ $55.8$ — ns 181 RAS assertion to $\overline{WR}$ deassertion $t_{WCR}$ $9.5 \times T_C - 4.2$ $90.8$ — ns 182 $\overline{WR}$ assertion pulse width $t_{WP}$ $15.5 \times T_C - 4.5$ $150.5$ — ns 183 $\overline{WR}$ assertion to $\overline{RAS}$ deassertion $t_{RWL}$ $15.75 \times T_C - 4.3$ $153.2$ — ns 184 $\overline{WR}$ assertion to $\overline{CAS}$ deassertion $t_{CWL}$ $14.25 \times T_C - 4.3$ $138.2$ — ns 185 Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ — ns 186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $83.5$ — ns 187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ — ns 188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.0$ $93.5$ — ns 190 <t< td=""><td>178</td><td>CAS deassertion to WR<sup>4</sup> assertion</td><td>t<sub>RCH</sub></td><td><math>1.75 \times T_{C} - 3.7</math></td><td>13.8</td><td>_</td><td>ns</td></t<> | 178 | CAS deassertion to WR <sup>4</sup> assertion | t <sub>RCH</sub> | $1.75 \times T_{C} - 3.7$ | 13.8 | _ | ns | | 180 $\overline{CAS}$ assertion to $\overline{WR}$ deassertion $t_{WCH}$ $6 \times T_C - 4.2$ $55.8$ — ns 181 $\overline{RAS}$ assertion to $\overline{WR}$ deassertion $t_{WCR}$ $9.5 \times T_C - 4.2$ $90.8$ — ns 182 $\overline{WR}$ assertion pulse width $t_{WR}$ $15.5 \times T_C - 4.5$ $150.5$ — ns 183 $\overline{WR}$ assertion to $\overline{RAS}$ deassertion $t_{RWL}$ $15.75 \times T_C - 4.3$ $153.2$ — ns 184 $\overline{WR}$ assertion to $\overline{CAS}$ deassertion $t_{CWL}$ $14.25 \times T_C - 4.3$ $138.2$ — ns 185 Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ — ns 186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ — ns 187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ — ns 188 $\overline{WR}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ — ns <td< td=""><td>179</td><td>RAS deassertion to WR<sup>4</sup> assertion</td><td>t<sub>RRH</sub></td><td>0.25 × T<sub>C</sub> -2.0</td><td>0.5</td><td>_</td><td>ns</td></td<> | 179 | RAS deassertion to WR <sup>4</sup> assertion | t <sub>RRH</sub> | 0.25 × T <sub>C</sub> -2.0 | 0.5 | _ | ns | | 182 $\overline{WR}$ assertion pulse width $t_{WP}$ $15.5 \times T_C - 4.5$ $150.5$ — ns 183 $\overline{WR}$ assertion to $\overline{RAS}$ deassertion $t_{RWL}$ $15.75 \times T_C - 4.3$ $153.2$ — ns 184 $\overline{WR}$ assertion to $\overline{CAS}$ deassertion $t_{CWL}$ $14.25 \times T_C - 4.3$ $138.2$ — ns 185 Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ — ns 186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ — ns 187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ — ns 188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion (refresh) $t_{WCS}$ $9.5 \times T_C - 4.0$ $93.5$ — ns 189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ — ns 190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ — ns <td>180</td> <td>CAS assertion to WR deassertion</td> <td></td> <td>6 × T<sub>C</sub> -4.2</td> <td>55.8</td> <td>_</td> <td>ns</td> | 180 | CAS assertion to WR deassertion | | 6 × T <sub>C</sub> -4.2 | 55.8 | _ | ns | | 182 $\overline{WR}$ assertion pulse width $t_{WP}$ $15.5 \times T_C - 4.5$ $150.5$ — ns 183 $\overline{WR}$ assertion to $\overline{RAS}$ deassertion $t_{RWL}$ $15.75 \times T_C - 4.3$ $153.2$ — ns 184 $\overline{WR}$ assertion to $\overline{CAS}$ deassertion $t_{CWL}$ $14.25 \times T_C - 4.3$ $138.2$ — ns 185 Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ — ns 186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ — ns 187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ — ns 188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.0$ $93.5$ — ns 189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ — ns 190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ — ns | 181 | RAS assertion to WR deassertion | t <sub>WCR</sub> | 9.5 × T <sub>C</sub> -4.2 | 90.8 | _ | ns | | 184 $\overline{WR}$ assertion to $\overline{CAS}$ deassertion $t_{CWL}$ $14.25 \times T_C - 4.3$ $138.2$ —ns185Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ —ns186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ —ns187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ —ns188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.3$ $90.7$ —ns189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ —ns190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ — $134.3$ ns193 $\overline{RD}$ deassertion to data not valid $^5$ $t_{GZ}$ $0.0$ —ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ $6.0$ —ns | 182 | WR assertion pulse width | | 15.5 × T <sub>C</sub> -4.5 | 150.5 | _ | ns | | 184 $\overline{WR}$ assertion to $\overline{CAS}$ deassertion $t_{CWL}$ $14.25 \times T_C - 4.3$ $138.2$ — ns 185 Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ — ns 186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ — ns 187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ — ns 188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.0$ $93.5$ — ns 189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ — ns 190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ — ns 191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{RO}$ | 183 | WR assertion to RAS deassertion | t <sub>RWL</sub> | 15.75 × T <sub>C</sub> -4.3 | 153.2 | _ | ns | | 185Data valid to $\overline{CAS}$ assertion (write) $t_{DS}$ $8.75 \times T_C - 4.0$ $83.5$ —ns186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ —ns187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ —ns188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.0$ $90.7$ —ns189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ —ns190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ — $134.3$ ns193 $\overline{RD}$ deassertion to data not valid $^5$ $t_{GZ}$ $0.0$ —ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ $6.0$ —ns | 184 | WR assertion to CAS deassertion | | 14.25 × T <sub>C</sub> -4.3 | 138.2 | _ | ns | | 186 $\overline{CAS}$ assertion to data not valid (write) $t_{DH}$ $6.25 \times T_C - 4.0$ $58.5$ —ns187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ —ns188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.3$ $90.7$ —ns189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ —ns190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ — $134.3$ ns193 $\overline{RD}$ deassertion to data not valid $^5$ $t_{GZ}$ $0.0$ —ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ $6.0$ —ns | 185 | Data valid to CAS assertion (write) | | 8.75 × T <sub>C</sub> -4.0 | 83.5 | _ | ns | | 187 $\overline{RAS}$ assertion to data not valid (write) $t_{DHR}$ $9.75 \times T_C - 4.0$ $93.5$ —ns188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.3$ $90.7$ —ns189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ —ns190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ — $134.3$ ns193 $\overline{RD}$ deassertion to data not valid $^5$ $t_{GZ}$ $0.0$ —ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ $6.0$ —ns | 186 | CAS assertion to data not valid (write) | | 6.25 × T <sub>C</sub> -4.0 | 58.5 | _ | ns | | 188 $\overline{WR}$ assertion to $\overline{CAS}$ assertion $t_{WCS}$ $9.5 \times T_C - 4.3$ $90.7$ —ns189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ $11.0$ —ns190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ — $134.3$ ns193 $\overline{RD}$ deassertion to data not valid $^5$ $t_{GZ}$ $0.0$ —ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ $6.0$ —ns | 187 | RAS assertion to data not valid (write) | | 9.75 × T <sub>C</sub> −4.0 | 93.5 | _ | ns | | 189 $\overline{CAS}$ assertion to $\overline{RAS}$ assertion (refresh) $t_{CSR}$ $1.5 \times T_C - 4.0$ 11.0—ns190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ —134.3ns193 $\overline{RD}$ deassertion to data not valid $t_{GZ}$ 0.0—ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ 6.0—ns | 188 | WR assertion to CAS assertion | | 9.5 × T <sub>C</sub> -4.3 | 90.7 | _ | ns | | 190 $\overline{RAS}$ deassertion to $\overline{CAS}$ assertion (refresh) $t_{RPC}$ $4.75 \times T_C - 4.0$ $43.5$ —ns191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ —134.3ns193 $\overline{RD}$ deassertion to data not valid $^5$ $t_{GZ}$ 0.0—ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ 6.0—ns | 189 | CAS assertion to RAS assertion (refresh) | | 1.5 × T <sub>C</sub> -4.0 | 11.0 | _ | ns | | 191 $\overline{RD}$ assertion to $\overline{RAS}$ deassertion $t_{ROH}$ $15.5 \times T_C - 4.0$ $151.0$ —ns192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ — $134.3$ ns193 $\overline{RD}$ deassertion to data not valid $t_{GZ}$ 0.0—ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ 6.0—ns | 190 | RAS deassertion to CAS assertion (refresh) | | | 43.5 | _ | ns | | 192 $\overline{RD}$ assertion to data valid $t_{GA}$ $14 \times T_C - 5.7$ —134.3ns193 $\overline{RD}$ deassertion to data not valid <sup>5</sup> $t_{GZ}$ 0.0—ns194 $\overline{WR}$ assertion to data active $0.75 \times T_C - 1.5$ 6.0—ns | 191 | RD assertion to RAS deassertion | | | 151.0 | _ | ns | | 193 $\overline{RD}$ deassertion to data not valid <sup>5</sup> $t_{GZ}$ 0.0 — ns 194 $\overline{WR}$ assertion to data active 0.75 × T <sub>C</sub> - 1.5 6.0 — ns | 192 | RD assertion to data valid | | | _ | 134.3 | ns | | 194 WR assertion to data active 0.75 × T <sub>C</sub> − 1.5 6.0 — ns | 193 | RD deassertion to data not valid <sup>5</sup> | | - | 0.0 | _ | ns | | | 194 | | - | $0.75 \times T_{C} - 1.5$ | 6.0 | _ | ns | | | 195 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | - 1. The number of wait states for an out-of-page access is specified in the DRAM Control Register. - 2. The refresh period is specified in the DRAM Control Register. - 3. Use the expression to compute the maximum or minimum value listed (or both if the expression includes ±). - 4. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for read cycles. - 5. $\overline{\text{RD}}$ deassertion always occurs after $\overline{\text{CAS}}$ deassertion; therefore, the restricted timing is $t_{\text{OFF}}$ and not $t_{\text{GZ}}$ . Figure 2-18. DRAM Out-of-Page Read Access 2-23 Figure 2-19. DRAM Out-of-Page Write Access Figure 2-20. DRAM Refresh Access ### 2.5.5.3 Synchronous Timings **Table 2-13.** External Bus Synchronous Timings<sup>1,2</sup> | N | Characteristics | Expression <sup>3,4,5</sup> | 100 | 100 MHz | | | |-----|-----------------------------------------------------|--------------------------------------------------------------|-----|---------|------|--| | No. | Characteristics | Expression | Min | Max | Unit | | | 198 | CLKOUT high to address, and AA valid <sup>6</sup> | 0.25 × T <sub>C</sub> + 4.0 | _ | 6.5 | ns | | | 199 | CLKOUT high to address, and AA invalid <sup>6</sup> | 0.25 × T <sub>C</sub> | 2.5 | _ | ns | | | 200 | TA valid to CLKOUT high (set-up time) | | 4.0 | _ | ns | | | 201 | CLKOUT high to TA invalid (hold time) | | 0.0 | _ | ns | | | 202 | CLKOUT high to data out active | 0.25 × T <sub>C</sub> | 2.5 | _ | ns | | | 203 | CLKOUT high to data out valid | 0.25 × T <sub>C</sub> + 4.0 | _ | 6.5 | ns | | | 204 | CLKOUT high to data out invalid | 0.25 × T <sub>C</sub> | 2.5 | _ | ns | | | 205 | CLKOUT high to data out high impedance | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | | | 206 | Data in valid to CLKOUT high (set-up) | | 4.0 | _ | ns | | | 207 | CLKOUT high to data in invalid (hold) | | 0.0 | _ | ns | | | 208 | CLKOUT high to RD assertion | maximum: $0.75 \times T_C + 2.5$ | 6.7 | 10.0 | ns | | | 209 | CLKOUT high to RD deassertion | | 0.0 | 4.0 | ns | | | 210 | CLKOUT high to WR assertion <sup>2</sup> | maximum: $0.5 \times T_C + 4.3$<br>for WS = 1 or WS $\geq 4$ | 5.0 | 9.3 | ns | | | | | for 2 ≤WS ≤3 | 0.0 | 4.3 | ns | | | 211 | CLKOUT high to WR deassertion | | 0.0 | 3.8 | ns | | - 1. Use external bus synchronous timings only for reference to the clock and not for relative timings. - 2. Synchronous Bus Arbitration is not recommended. Use Asynchronous mode whenever possible. - 3. WS is the number of wait states specified in the BCR. - **4.** If WS > 1, $\overline{WR}$ assertion refers to the next rising edge of CLKOUT. - 5. Use the expression to compute the maximum or minimum value listed, as appropriate. For timing 210, the minimum is an absolute value. - 6. T198 and T199 are valid for Address Trace mode if the ATE bit in the Operating Mode Register is set. when this mode is enabled, use the status of BR (See T212) to determine whether the access referenced by A[0–17] is internal or external. **Note**: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation. CLKOUT A[0-17] 199 AA[0-3] 201 200 ΤA WR 205 203 204 D[0-23] Data Out 202 208 209 RD 207 (206 D[0-23] Data In Figure 2-21. Synchronous Bus Timings 1 WS (BCR Controlled) **Note**: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation. Figure 2-22. Synchronous Bus Timings 2 WS (TA Controlled) Freescale Semiconductor 2-25 ### 2.5.5.4 Arbitration Timings **Table 2-14.** Arbitration Bus Timings<sup>1</sup> | <b>N</b> 1- | Ohavastavistisa | F2 | 100 | Unit | | |-------------|------------------------------------------------------|--------------------------------------|-----|------|------| | No. | Characteristics | Expression <sup>2</sup> | Min | Max | Unit | | 212 | CLKOUT high to BR assertion/deassertion <sup>3</sup> | | 0.0 | 4.0 | ns | | 213 | BG asserted/deasserted to CLKOUT high (setup) | | 4.0 | _ | ns | | 214 | CLKOUT high to BG deasserted/asserted (hold) | | 0.0 | _ | ns | | 215 | BB deassertion to CLKOUT high (input set-up) | | 4.0 | ı | ns | | 216 | CLKOUT high to BB assertion (input hold) | | 0.0 | _ | ns | | 217 | CLKOUT high to BB assertion (output) | | 0.0 | 4.0 | ns | | 218 | CLKOUT high to BB deassertion (output) | | 0.0 | 4.0 | ns | | 219 | BB high to BB high impedance (output) | | _ | 4.5 | ns | | 220 | CLKOUT high to address and controls active | 0.25 × T <sub>C</sub> | 2.5 | _ | ns | | 221 | CLKOUT high to address and controls high impedance | 0.75 × T <sub>C</sub> | _ | 7.5 | ns | | 222 | CLKOUT high to AA active | 0.25 × T <sub>C</sub> | 2.5 | _ | ns | | 223 | CLKOUT high to AA deassertion | maximum: 0.25 × T <sub>C</sub> + 4.0 | 2.0 | 6.5 | ns | | 224 | CLKOUT high to AA high impedance | 0.75 × T <sub>C</sub> | | ns | | - 1. Synchronous bus arbitration is not recommended. Use Asynchronous mode whenever possible. - 2. An expression is used to compute the maximum or minimum value listed, as appropriate. For timing 223, the minimum is an absolute value. - 3. T212 is valid for Address Trace mode when the ATE bit in the Operating Mode Register is set. BR is deasserted for internal accesses and asserted for external accesses. **Note**: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation. CLKOUT BR \$\frac{1}{212}\$ \$\frac{213}{213}\$ \$\frac{214}{219}\$ \$\frac{1}{219}\$ \$\frac{1}{18}\$ \$\frac{1}{ Figure 2-23. Bus Acquisition Timings Note: Address lines A[0-17] hold their state after a read or write operation. AA[0-3] do not hold their state after a read or write operation. Figure 2-24. Bus Release Timings Case 1 (BRT Bit in Operating Mode Register Cleared) Freescale Semiconductor 2-27 **Note:** Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation. Figure 2-25. Bus Release Timings Case 2 (BRT Bit in Operating Mode Register Set) ### 2.5.5.5 Asynchronous Bus Arbitration Timings **Table 2-15.** Asynchronous Bus Timings<sup>1, 2</sup> | No. | Characteristics | Expression <sup>3</sup> | 100 l | Unit | | |-----|------------------------------------------------------------|-------------------------|-------|------|-------| | | Characteristics | Expression | Min | Max | Oilit | | 250 | BB assertion window from BG input deassertion <sup>5</sup> | 2.5 × Tc + 5 | _ | 30 | ns | | 251 | Delay from BB assertion to BG assertion <sup>5</sup> | 2 × Tc + 5 | 25 | _ | ns | Notes: - . Bit 13 in the Operating Mode Register must be set to enter Asynchronous Arbitration mode. - 2. If Asynchronous Arbitration mode is active, none of the timings in Table 2-14 is required. - 3. An expression is used to compute the maximum or minimum value listed, as appropriate. - 4. Asynchronous Arbitration mode is recommended for operation at 100 MHz. - 5. In order to guarantee timings 250, and 251, BG inputs must be asserted to different DSP56300 devices on the same bus in the non-overlap manner shown in **Figure 2-26**. Figure 2-26. Asynchronous Bus Arbitration Timing The asynchronous bus arbitration is enabled by internal synchronization circuits on $\overline{BG}$ and $\overline{BB}$ inputs. These synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this delay, a DSP56300 part may assume mastership and assert $\overline{BB}$ , for some time after $\overline{BG}$ is deasserted. This is the reason for timing 250. Once $\overline{BB}$ is asserted, there is a synchronization delay from $\overline{BB}$ assertion to the time this assertion is exposed to other DSP56300 components that are potential masters on the same bus. If $\overline{BG}$ input is asserted before that time, and $\overline{BG}$ is asserted and $\overline{BB}$ is deasserted, another DSP56300 component may assume mastership at the same time. Therefore, some non-overlap period between one $\overline{BG}$ input active to another $\overline{BG}$ input active is required. Timing 251 ensures that overlaps are avoided. ## 2.5.6 Host Interface Timing **Table 2-16.** Host Interface Timings 1,2,12 | NI- | Characteristic <sup>10</sup> | Evene | 100 | MHz | Unit | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------|------|----------| | No. | Characteristic | Expression | Min | Max | | | 317 | Read data strobe assertion width <sup>5</sup> HACK assertion width | T <sub>C</sub> + 9.9 | 19.9 | _ | ns | | 318 | Read data strobe deassertion width <sup>5</sup> HACK deassertion width | | 9.9 | _ | ns | | 319 | Read data strobe deassertion width <sup>5</sup> after "Last Data Register" reads <sup>8,11</sup> , or between two consecutive CVR, ICR, or ISR reads <sup>3</sup> HACK deassertion width after "Last Data Register" reads <sup>8,11</sup> | 2.5 × T <sub>C</sub> + 6.6 | 31.6 | _ | ns | | 320 | Write data strobe assertion width <sup>6</sup> | | 13.2 | _ | ns | | 321 | Write data strobe deassertion width <sup>8</sup> HACK write deassertion width after ICR, CVR and "Last Data Register" writes after IVR writes, or after TXH:TXM:TXL writes (with HLEND= 0), or after TXL:TXM:TXH writes (with HLEND = 1) | 2.5 × T <sub>C</sub> + 6.6 | 31.8<br>16.5 | _ | ns<br>ns | | 322 | HAS assertion width | | 9.9 | _ | ns | | 323 | HAS deassertion to data strobe assertion <sup>4</sup> | | 0.0 | _ | ns | | 324 | Host data input setup time before write data strobe deassertion <sup>6</sup> | | 9.9 | _ | ns | | 325 | Host data input hold time after write data strobe deassertion <sup>6</sup> | | 3.3 | _ | ns | | 326 | Read data strobe assertion to output data active from high impedance <sup>5</sup> HACK assertion to output data active from high impedance | | 3.3 | _ | ns | | 327 | Read data strobe assertion to output data valid <sup>5</sup> HACK assertion to output data valid | | _ | 24.5 | ns | | 328 | Read data strobe deassertion to output data high impedance <sup>5</sup> HACK deassertion to output data high impedance | | _ | 9.9 | ns | | 329 | Output data hold time after read data strobe deassertion <sup>5</sup> Output data hold time after HACK deassertion | | 3.3 | _ | ns | | 330 | HCS assertion to read data strobe deassertion <sup>5</sup> | T <sub>C</sub> + 9.9 | 19.9 | _ | ns | | 331 | HCS assertion to write data strobe deassertion <sup>6</sup> | | 9.9 | _ | ns | | 332 | HCS assertion to output data valid | | _ | 19.3 | ns | | 333 | HCS hold time after data strobe deassertion <sup>4</sup> | | 0.0 | _ | ns | | 334 | Address (HAD[0-7]) setup time before HAS deassertion (HMUX=1) | | 4.6 | _ | ns | | 335 | Address (HAD[0-7]) hold time after HAS deassertion (HMUX=1) | | 3.3 | _ | ns | | 336 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/W setup time before data strobe assertion <sup>4</sup> • Read • Write | | 0<br>4.6 | | ns<br>ns | | 337 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/W hold time after data strobe deassertion <sup>4</sup> | | 3.3 | _ | ns | | 338 | Delay from read data strobe deassertion to host request assertion for "Last Data Register" read <sup>5, 7, 8</sup> | T <sub>C</sub> + 5.3 | 15.3 | _ | ns | | 339 | Delay from write data strobe deassertion to host request assertion for "Last Data Register" write <sup>6, 7, 8</sup> | 1.5 × T <sub>C</sub> + 5.3 | 20.3 | _ | ns | **Table 2-16.** Host Interface Timings<sup>1,2,12</sup> (Continued) | No. | Characteristic <sup>10</sup> | Expression | 100 MHz | | Unit | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|-------|--------| | 140. | Characteristic | Lxpression | Min | Max | O.I.I. | | 340 | Delay from data strobe assertion to host request deassertion for "Last Data Register" read or write (HROD=0) <sup>4, 7, 8</sup> | | 1 | 19.3 | ns | | 341 | Delay from data strobe assertion to host request deassertion for "Last Data Register" read or write (HROD=1, open drain host request) <sup>4, 7, 8, 9</sup> | | | 300.0 | ns | - 1. See the Programmer's Model section in the chapter on the HI08 in the DSP56303 User's Manual. - 2. In the timing diagrams below, the controls pins are drawn as active low. The pin polarity is programmable. - 3. This timing is applicable only if two consecutive reads from one of these registers are executed. - 4. The data strobe is Host Read (HRD) or Host Write (HWR) in the Dual Data Strobe mode and Host Data Strobe (HDS) in the Single Data Strobe mode. - 5. The read data strobe is HRD in the Dual Data Strobe mode and HDS in the Single Data Strobe mode. - 6. The write data strobe is HWR in the Dual Data Strobe mode and HDS in the Single Data Strobe mode. - 7. The host request is HREQ in the Single Host Request mode and HRRQ and HTRQ in the Double Host Request mode. - 8. The "Last Data Register" is the register at address \$7, which is the last location to be read or written in data transfers. This is RXL/TXL in the Big Endian mode (HLEND = 0; HLEND is the Interface Control Register bit 7—ICR[7]), or RXH/TXH in the Little Endian mode (HLEND = 1). - 9. In this calculation, the host request signal is pulled up by a $4.7~k\Omega$ resistor in the Open-drain mode. - **10.** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ , $C_{L} = 50 \text{ pF}$ - 11. This timing is applicable only if a read from the "Last Data Register" is followed by a read from the RXL, RXM, or RXH registers without first polling RXDF or HREQ bits, or waiting for the assertion of the HREQ signal. - 12. After the external host writes a new value to the ICR, the HI08 is ready for operation after three DSP clock cycles (3 × Tc). Note: The IVR is read only by an MC680xx host processor in non-multiplexed mode. Figure 2-27. Host Interrupt Vector Register (IVR) Read Timing Diagram Figure 2-28. Read Timing Diagram, Non-Multiplexed Bus, Single Data Strobe Figure 2-29. Read Timing Diagram, Non-Multiplexed Bus, Double Data Strobe Figure 2-30. Write Timing Diagram, Non-Multiplexed Bus, Single Data Strobe Figure 2-31. Write Timing Diagram, Non-Multiplexed Bus, Double Data Strobe Figure 2-32. Read Timing Diagram, Multiplexed Bus, Single Data Strobe Figure 2-33. Read Timing Diagram, Multiplexed Bus, Double Data Strobe Figure 2-34. Write Timing Diagram, Multiplexed Bus, Single Data Strobe Figure 2-35. Write Timing Diagram, Multiplexed Bus, Double Data Strobe #### **SCI Timing** 2.5.7 Table 2-17. **SCI Timings** | | Characteristics <sup>1</sup> | | | 100 | MHz | | |-----|-----------------------------------------------------------------|-------------------------------|---------------------------------------|-------|------|------| | No. | Characteristics | Symbol | Expression | Min | Max | Unit | | 400 | Synchronous clock cycle | t <sub>SCC</sub> <sup>2</sup> | 8× T <sub>C</sub> | 53.3 | _ | ns | | 401 | Clock low period | | t <sub>SCC</sub> /2 -10.0 | 16.7 | _ | ns | | 402 | Clock high period | | t <sub>SCC</sub> /2 -10.0 | 16.7 | _ | ns | | 403 | Output data setup to clock falling edge (internal clock) | | $t_{SCC}/4 + 0.5 \times T_{C} - 17.0$ | 8.0 | _ | ns | | 404 | Output data hold after clock rising edge (internal clock) | | $t_{SCC}/4$ –0.5 × $T_{C}$ | 15.0 | _ | ns | | 405 | Input data setup time before clock rising edge (internal clock) | | $t_{SCC}/4 + 0.5 \times T_C + 25.0$ | 50.0 | _ | ns | | 406 | Input data not valid before clock rising edge (internal clock) | | $t_{SCC}/4 + 0.5 \times T_C - 5.5$ | _ | 19.5 | ns | | 407 | Clock falling edge to output data valid (external clock) | | | _ | 32.0 | ns | | 408 | Output data hold after clock rising edge (external clock) | | T <sub>C</sub> + 8.0 | 18.0 | _ | ns | | 409 | Input data setup time before clock rising edge (external clock) | | | 0.0 | _ | ns | | 410 | Input data hold time after clock rising edge (external clock) | | | 9.0 | _ | ns | | 411 | Asynchronous clock cycle | t <sub>ACC</sub> 3 | 64 × T <sub>C</sub> | 640.0 | _ | ns | | 412 | Clock low period | | t <sub>ACC</sub> /2 -10.0 | 310.0 | _ | ns | | 413 | Clock high period | | t <sub>ACC</sub> /2 -10.0 | 310.0 | _ | ns | | 414 | Output data setup to clock rising edge (internal clock) | | t <sub>ACC</sub> /2 -30.0 | 290.0 | _ | ns | | 415 | Output data hold after clock rising edge (internal clock) | | t <sub>ACC</sub> /2 -30.0 | 290.0 | _ | ns | - $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40^{\circ}\text{C}$ to +100 °C, $C_{L} = 50 \text{ pF}$ . 1. - 2. - $t_{SCC}$ = synchronous clock cycle time (for internal clock, $t_{SCC}$ is determined by the SCI clock control register and $T_{C}$ ). $t_{ACC}$ = asynchronous clock cycle time; value given for 1X Clock mode (for internal clock, $t_{ACC}$ is determined by the SCI clock 3. control register and T<sub>C</sub>). - An expression is used to compute the number listed as the minimum or maximum value as appropriate. Figure 2-36. SCI Synchronous Mode Timing Figure 2-37. SCI Asynchronous Mode Timing ## 2.5.8 ESSI0/ESSI1 Timing Table 2-18. ESSI Timings | No. | Characteristics <sup>4, 5, 7</sup> | Symbol | Expression <sup>9</sup> | 100 | MHz | Cond- | Unit | |-----|---------------------------------------------------------------------------|--------------------|---------------------------------------------------------|--------------|--------------|--------------------|----------| | NO. | Citatacteristics | Symbol | Expression | Min | Max | ition <sup>5</sup> | Onne | | 430 | Clock cycle <sup>1</sup> | t <sub>ssicc</sub> | $\begin{array}{c} 3\timesT_C \\ 4\timesT_C \end{array}$ | 30.0<br>40.0 | _ | x ck<br>i ck | ns | | 431 | Clock high period For internal clock For external clock | | 2 × T <sub>C</sub> - 10.0<br>1.5 × T <sub>C</sub> | 10.0<br>15.0 | _ | | ns<br>ns | | 432 | Clock low period For internal clock For external clock | | 2 × T <sub>C</sub> -10.0<br>1.5 × T <sub>C</sub> | 10.0<br>15.0 | _ | | ns<br>ns | | 433 | RXC rising edge to FSR out (bit-length) high | | | _ | 37.0<br>22.0 | x ck<br>i ck a | ns | | 434 | RXC rising edge to FSR out (bit-length) low | | | _ | 37.0<br>22.0 | x ck<br>i ck a | ns | | 435 | RXC rising edge to FSR out (word-length-relative) high <sup>2</sup> | | | _ | 39.0<br>37.0 | x ck<br>i ck a | ns | | 436 | RXC rising edge to FSR out (word-length-relative) low <sup>2</sup> | | | _ | 39.0<br>37.0 | x ck<br>i ck a | ns | | 437 | RXC rising edge to FSR out (word-length) high | | | _ | 36.0<br>21.0 | x ck<br>i ck a | ns | | 438 | RXC rising edge to FSR out (word-length) low | | | _ | 37.0<br>22.0 | x ck<br>i ck a | ns | | 439 | Data in set-up time before RXC (SCK in Synchronous mode) falling edge | | | 10.0<br>19.0 | _ | x ck<br>i ck | ns | | 440 | Data in hold time after RXC falling edge | | | 5.0<br>3.0 | _ | x ck<br>i ck | ns | | 441 | FSR input (bl, wr) <sup>7</sup> high before RXC falling edge <sup>2</sup> | | | 1.0<br>23.0 | _ | x ck<br>i ck a | ns | | 442 | FSR input (wl) <sup>7</sup> high before RXC falling edge | | | 3.5<br>23.0 | _ | x ck<br>i ck a | ns | | 443 | FSR input hold time after RXC falling edge | | | 3.0<br>0.0 | _ | x ck<br>i ck a | ns | | 444 | Flags input set-up before RXC falling edge | | | 5.5<br>19.0 | _ | x ck<br>i ck s | ns | | 445 | Flags input hold time after RXC falling edge | | | 6.0<br>0.0 | _<br>_ | x ck<br>i ck s | ns | | 446 | TXC rising edge to FST out (bit-length) high | | | _ | 29.0<br>15.0 | x ck<br>i ck | ns | | 447 | TXC rising edge to FST out (bit-length) low | | | _ | 31.0<br>17.0 | x ck<br>i ck | ns | | 448 | TXC rising edge to FST out (word-length-relative) high <sup>2</sup> | | | | 31.0<br>17.0 | x ck<br>i ck | ns | | 449 | TXC rising edge to FST out (word-length-relative) low <sup>2</sup> | | | | 33.0<br>19.0 | x ck<br>i ck | ns | | 450 | TXC rising edge to FST out (word-length) high | | | _ | 30.0<br>16.0 | x ck<br>i ck | ns | | 451 | TXC rising edge to FST out (word-length) low | | | _ | 31.0<br>17.0 | x ck<br>i ck | ns | | 452 | TXC rising edge to data out enable from high impedance | | | | 31.0<br>17.0 | x ck<br>i ck | ns | Table 2-18. ESSI Timings (Continued) | No. | Characteristics <sup>4, 5, 7</sup> | Symbol | Expression <sup>9</sup> | 100 MHz | | Cond- | Unit | |------|------------------------------------------------------------------------|--------|-------------------------|-------------|---------------------------|--------------------|-------| | 140. | Gilaracteristics | Symbol | Expression | Min | Max | ition <sup>5</sup> | Oilit | | 453 | TXC rising edge to transmitter 0 drive enable assertion | | | _ | 34.0<br>20.0 | x ck<br>i ck | ns | | 454 | TXC rising edge to data out valid | | | _ | 20.0 <sup>8</sup><br>10.0 | x ck<br>i ck | ns | | 455 | TXC rising edge to data out high impedance <sup>3</sup> | | | _ | 31.0<br>16.0 | x ck<br>i ck | ns | | 456 | TXC rising edge to Transmitter 0 drive enable deassertion <sup>3</sup> | | | _ | 34.0<br>20.0 | x ck<br>i ck | ns | | 457 | FST input (bl, wr) set-up time before TXC falling edge <sup>2</sup> | | | 2.0<br>21.0 | _ | x ck<br>i ck | ns | | 458 | FST input (wl) to data out enable from high impedance | | | _ | 27.0 | _ | ns | | 459 | FST input (wl) to Transmitter 0 drive enable assertion | | | _ | 31.0 | _ | ns | | 460 | FST input (wl) set-up time before TXC falling edge | | | 2.5<br>21.0 | _ | x ck<br>i ck | ns | | 461 | FST input hold time after TXC falling edge | | | 4.0<br>0.0 | _<br>_ | x ck<br>i ck | ns | | 462 | Flag output valid after TXC rising edge | | | _ | 32.0<br>18.0 | x ck<br>i ck | ns | - 1. For the internal clock, the external clock cycle is defined by lcyc (see Timing 7) and the ESSI Control Register. - 2. The word-length-relative frame sync signal waveform operates the same way as the bit-length frame sync signal waveform, but spreads from one serial clock before the first bit clock (same as the Bit Length Frame Sync signal) until the one before last bit clock of the first word in the frame. - 3. Periodically sampled and not 100 percent tested - **4.** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40^{\circ}\text{C}$ to $+100 \,^{\circ}\text{C}$ , $C_{L} = 50 \,\text{pF}$ - 5. TXC (SCK Pin) = transmit clock - RXC (SC0 or SCK pin) = receive clock - FST (SC2 pin) = transmit frame sync - FSR (SC1 or SC2 pin) receive frame sync - 6. i ck = internal clock - x ck = external clock - i ck a = internal clock, Asynchronous mode (asynchronous implies that TXC and RXC are two different clocks) i ck s = Internal Clock, Synchronous mode (synchronous implies that TXC and RXC are the same clock) - 7. bl = bit length; wl = word length; wr = word length relative. - 8. If the DSP core writes to the transmit register during the last cycle before causing an underrun error, the delay is 20 ns + (0.5 × T<sub>C</sub>). - 9. An expression is used to compute the number listed as the minimum or maximum value as appropriate. **Note:** In Network mode, output flag transitions can occur at the start of each time slot within the frame. In Normal mode, the output flag state is asserted for the entire frame period. Figure 2-38. ESSI Transmitter Timing Figure 2-39. ESSI Receiver Timing ### 2.5.9 Timer Timing Table 2-19. Timer Timing<sup>1</sup> | No. | Characteristics | Expression <sup>2</sup> | 100 | Unit | | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------|----------|----------| | | Characteristics | Expression | Min | Max | O.IIIC | | 480 | TIO Low | 2 × T <sub>C</sub> + 2.0 | 22.0 | _ | ns | | 481 | TIO High | 2 × T <sub>C</sub> + 2.0 | 22.0 | _ | ns | | 482 | Timer set-up time from TIO (Input) assertion to CLKOUT rising edge | | 9.0 | 10.0 | ns | | 483 | Synchronous timer delay time from CLKOUT rising edge to the external memory access address out valid caused by first interrupt instruction execution | 10.25 × T <sub>C</sub> + 1.0 | 103.5 | _ | ns | | 484 | CLKOUT rising edge to TIO (Output) assertion Minimum Maximum | 0.5 × T <sub>C</sub> + 0.5<br>0.5 × T <sub>C</sub> + 19.8 | 5.5<br>— | <br>24.8 | ns<br>ns | | 485 | CLKOUT rising edge to TIO (Output) deassertion Minimum Maximum | $0.5 \times T_{C} + 0.5$<br>$0.5 \times T_{C} + 19.8$ | 5.5<br>— | <br>24.8 | ns<br>ns | **Notes:** 1. $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_J = -40 ^{\circ}\text{C}$ to $+100 ^{\circ}\text{C}$ , $C_L = 50 \text{ pF}$ . 2. An expression is used to compute the number listed as the minimum or maximum value as appropriate. Figure 2-40. TIO Timer Event Input Restrictions Figure 2-41. Timer Interrupt Generation Figure 2-42. External Pulse Generation ### 2.5.10 GPIO Timing Table 2-20. GPIO Timing | No. | Characteristics | Expression | 100 | Unit | | |-------|------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|----| | | Characteristics | Expression | Min | Max | | | 490 | CLKOUT edge to GPIO out valid (GPIO out delay time) | | _ | 8.5 | ns | | 491 | CLKOUT edge to GPIO out not valid (GPIO out hold time) | | 0.0 | _ | ns | | 492 | GPIO In valid to CLKOUT edge (GPIO in set-up time) | | 8.5 | _ | ns | | 493 | CLKOUT edge to GPIO in not valid (GPIO in hold time) | | 0.0 | _ | ns | | 494 | 4 Fetch to CLKOUT edge before GPIO change Minimum: 6.75 × T <sub>C</sub> 67.5 — | | | | | | Note: | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}; T_J = -40^{\circ}\text{C} \text{ to } +100 ^{\circ}\text{C}, C_L = 50 \text{ pF}$ | | 1 | | | Fetch the instruction MOVE X0,X:(R0); X0 contains the new value of GPIO and R0 contains the address of the GPIO data register. Figure 2-43. GPIO Timing ## 2.5.11 JTAG Timing Table 2-21. JTAG Timing | No. | Characteristics | All freq | All frequencies | | | |-----|---------------------------------------------------------------------|----------|-----------------|-----|--| | | Characteristics | Min | Min Max | | | | 500 | TCK frequency of operation (1/(T <sub>C</sub> × 3); maximum 22 MHz) | 0.0 | 22.0 | MHz | | | 501 | TCK cycle time in Crystal mode | 45.0 | _ | ns | | | 502 | TCK clock pulse width measured at 1.5 V | 20.0 | _ | ns | | | 503 | TCK rise and fall times | 0.0 | 3.0 | ns | | | 504 | Boundary scan input data setup time | 5.0 | _ | ns | | | 505 | Boundary scan input data hold time | 24.0 | _ | ns | | | 506 | TCK low to output data valid | 0.0 | 40.0 | ns | | | 507 | TCK low to output high impedance | 0.0 | 40.0 | ns | | | 508 | TMS, TDI data setup time | 5.0 | _ | ns | | | 509 | TMS, TDI data hold time | 25.0 | _ | ns | | | 510 | TCK low to TDO data valid | 0.0 | 44.0 | ns | | | 511 | TCK low to TDO high impedance | 0.0 | 44.0 | ns | | | 512 | TRST assert time | 100.0 | _ | ns | | | 513 | TRST setup time to TCK low | 40.0 | _ | ns | | $V_{CC}=3.3~V\pm0.3~V; T_J=-40^{\circ}C~to~+100~^{\circ}C,~C_L=50~pF.$ All timings apply to OnCE module data transfers because it uses the JTAG port as an interface. 2. Test Clock Input Timing Diagram Figure 2-44. Figure 2-45. Boundary Scan (JTAG) Timing Diagram Figure 2-46. Test Access Port Timing Diagram Figure 2-47. TRST Timing Diagram ## 2.5.12 OnCE Module TimIng Table 2-22. OnCE Module Timing | No. | Characteristics | Expression | Min | Max | Unit | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|------|--|--| | 500 | TCK frequency of operation | Max 22.0 MHz | 0.0 | 22.0 | MHz | | | | 514 | DE assertion time in order to enter Debug mode | 1.5 × T <sub>C</sub> + 10.0 | 20.0 | _ | ns | | | | 515 | Response time when DSP56303 is executing NOP instructions from internal memory | $5.5 \times T_{C} + 30.0$ | _ | 67.0 | ns | | | | 516 | Debug acknowledge assertion time 3 × T <sub>C</sub> + 5.0 25.0 — | | | ns | | | | | Note: | : $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}; T_J = -40^{\circ}\text{C to} +100 ^{\circ}\text{C}, C_L = 50 \text{ pF}.$ | | | | | | | Figure 2-48. OnCE—Debug Request # **Packaging** 3 This section includes diagrams of the DSP56303 package pin-outs and tables showing how the signals described in **Chapter 1**, are allocated for each package. The DSP56303 is available in two package types: - 144-pin Thin Quad Flat Pack (TQFP) - 196-pin Molded Array Process-Ball Grid Array (MAP-BGA) Freescale Semiconductor 3-1 ## 3.1 TQFP Package Description Top and bottom views of the TQFP package are shown in Figure 3-1 and Figure 3-2 with their pin-outs. **Notes:** Because of size constraints in this figure, only one name is shown for multiplexed pins. Refer to **Table 3-1** and **Table 3-2** for detailed information about pin functions and signal names. Figure 3-1. DSP56303 Thin Quad Flat Pack (TQFP), Top View **Notes:** Because of size constraints in this figure, only one name is shown for multiplexed pins. Refer to **Table 3-1** and **Table 3-2** for detailed information about pin functions and signal names. Figure 3-2. DSP56303 Thin Quad Flat Pack (TQFP), Bottom View Freescale Semiconductor 3-3 Table 3-1. DSP56303 TQFP Signal Identification by Pin Number | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | |------------|----------------------------------|------------|------------------------------|------------|------------------| | 1 | SRD1 or PD4 | 26 | GND <sub>S</sub> | 51 | AA2/RAS2 | | 2 | STD1 or PD5 | 27 | TIO2 | 52 | CAS | | 3 | SC02 or PC2 | 28 | TIO1 | 53 | XTAL | | 4 | SC01 or PC1 | 29 | TIO0 | 54 | GND <sub>Q</sub> | | 5 | DE | 30 | HCS/HCS, HA10, or PB13 | 55 | EXTAL | | 6 | PINIT/NMI | 31 | HA2, HA9, or PB10 | 56 | V <sub>CCQ</sub> | | 7 | SRD0 or PC4 | 32 | HA1, HA8, or PB9 | 57 | V <sub>CCC</sub> | | 8 | V <sub>CCS</sub> | 33 | HA0, HAS/HAS, or PB8 | 58 | GND <sub>C</sub> | | 9 | GND <sub>S</sub> | 34 | H7, HAD7, or PB7 | 59 | CLKOUT | | 10 | STD0 or PC5 | 35 | H6, HAD6, or PB6 | 60 | BCLK | | 11 | SC10 or PD0 | 36 | H5, HAD5, or PB5 | 61 | BCLK | | 12 | SC00 or PC0 | 37 | H4, HAD4, or PB4 | 62 | TA | | 13 | RXD or PE0 | 38 | V <sub>CCH</sub> | 63 | BR | | 14 | TXD or PE1 | 39 | GND <sub>H</sub> | 64 | BB | | 15 | SCLK or PE2 | 40 | H3, HAD3, or PB3 | 65 | V <sub>CCC</sub> | | 16 | SCK1 or PD3 | 41 | H2, HAD2, or PB2 | 66 | GND <sub>C</sub> | | 17 | SCK0 or PC3 | 42 | H1, HAD1, or PB1 | 67 | WR | | 18 | V <sub>CCQ</sub> | 43 | H0, HAD0, or PB0 | 68 | RD | | 19 | GND <sub>Q</sub> | 44 | RESET | 69 | AA1/RAS1 | | 20 | Not Connected (NC), reserved | 45 | V <sub>CCP</sub> | 70 | AA0/RAS0 | | 21 | HDS/HDS, HWR/HWR, or PB12 | 46 | PCAP | 71 | BG <sup>-</sup> | | 22 | HRW, HRD/HRD, or PB11 | 47 | GND <sub>P</sub> | 72 | A0 | | 23 | HACK/HACK,<br>HRRQ/HRRQ, or PB15 | 48 | GND <sub>P1</sub> | 73 | A1 | | 24 | HREQ/HREQ,<br>HTRQ/HTRQ, or PB14 | 49 | Not Connected (NC), reserved | 74 | V <sub>CCA</sub> | | 25 | V <sub>CCS</sub> | 50 | AA3/RAS3 | 75 | GND <sub>A</sub> | Table 3-1. DSP56303 TQFP Signal Identification by Pin Number (Continued) | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | |------------|------------------|------------|------------------|------------|------------------| | 76 | A2 | 99 | A17 | 122 | D16 | | 77 | А3 | 100 | D0 | 123 | D17 | | 78 | A4 | 101 | D1 | 124 | D18 | | 79 | A5 | 102 | D2 | 125 | D19 | | 80 | V <sub>CCA</sub> | 103 | V <sub>CCD</sub> | 126 | V <sub>CCQ</sub> | | 81 | GND <sub>A</sub> | 104 | GND <sub>D</sub> | 127 | GND <sub>Q</sub> | | 82 | A6 | 105 | D3 | 128 | D20 | | 83 | A7 | 106 | D4 | 129 | V <sub>CCD</sub> | | 84 | A8 | 107 | D5 | 130 | GND <sub>D</sub> | | 85 | А9 | 108 | D6 | 131 | D21 | | 86 | V <sub>CCA</sub> | 109 | D7 | 132 | D22 | | 87 | GND <sub>A</sub> | 110 | D8 | 133 | D23 | | 88 | A10 | 111 | V <sub>CCD</sub> | 134 | MODD/IRQD | | 89 | A11 | 112 | GND <sub>D</sub> | 135 | MODC/IRQC | | 90 | GNDQ | 113 | D9 | 136 | MODB/IRQB | | 91 | V <sub>CCQ</sub> | 114 | D10 | 137 | MODA/IRQA | | 92 | A12 | 115 | D11 | 138 | TRST | | 93 | A13 | 116 | D12 | 139 | TDO | | 94 | A14 | 117 | D13 | 140 | TDI | | 95 | V <sub>CCA</sub> | 118 | D14 | 141 | тск | | 96 | GND <sub>A</sub> | 119 | V <sub>CCD</sub> | 142 | TMS | | 97 | A15 | 120 | GND <sub>D</sub> | 143 | SC12 or PD2 | | 98 | A16 | 121 | D15 | 144 | SC11 or PD1 | Notes: Signal names are based on configured functionality. Most pins supply a single signal. Some pins provide a signal with dual functionality, such as the MODx/IRQx pins that select an operating mode after RESET is deasserted but act as interrupt lines during operation. Some signals have configurable polarity; these names are shown with and without overbars, such as HAS/HAS. Some pins have two or more configurable functions; names assigned to these pins indicate the function for a specific configuration. For example, Pin 34 is data line H7 in non-multiplexed bus mode, data/address line HAD7 in multiplexed bus mode, or GPIO line PB7 when the GPIO function is enabled for this pin. Freescale Semiconductor 3-5 Table 3-2. DSP56303 TQFP Signal Identification by Name | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|-------------|------------|-------------------|------------| | A0 | 72 | BG | 71 | D7 | 109 | | A1 | 73 | BR | 63 | D8 | 110 | | A10 | 88 | CAS | 52 | D9 | 113 | | A11 | 89 | CLKOUT | 59 | DE | 5 | | A12 | 92 | DO | 100 | EXTAL | 55 | | A13 | 93 | D1 | 101 | GND <sub>A</sub> | 75 | | A14 | 94 | D10 | 114 | GND <sub>A</sub> | 81 | | A15 | 97 | D11 | 115 | GND <sub>A</sub> | 87 | | A16 | 98 | D12 | 116 | GND <sub>A</sub> | 96 | | A17 | 99 | D13 | 117 | $GND_C$ | 58 | | A2 | 76 | D14 | 118 | $GND_C$ | 66 | | A3 | 77 | D15 | 121 | $GND_D$ | 104 | | A4 | 78 | D16 | 122 | GND <sub>D</sub> | 112 | | A5 | 79 | D17 | 123 | GND <sub>D</sub> | 120 | | A6 | 82 | D18 | 124 | GND <sub>D</sub> | 130 | | A7 | 83 | D19 | 125 | GND <sub>H</sub> | 39 | | A8 | 84 | D2 | 102 | GND <sub>P</sub> | 47 | | A9 | 85 | D20 | 128 | GND <sub>P1</sub> | 48 | | AA0 | 70 | D21 | 131 | $GND_Q$ | 19 | | AA1 | 69 | D22 | 132 | $GND_Q$ | 54 | | AA2 | 51 | D23 | 133 | $GND_Q$ | 90 | | AA3 | 50 | D3 | 105 | $GND_Q$ | 127 | | BB | 64 | D4 | 106 | GND <sub>S</sub> | 9 | | BCLK | 60 | D5 | 107 | GND <sub>S</sub> | 26 | | BCLK | 61 | D6 | 108 | Н0 | 43 | Table 3-2. DSP56303 TQFP Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|-------------|------------|-------------|------------| | H1 | 42 | HRD/HRD | 22 | PB2 | 41 | | H2 | 41 | HREQ/HREQ | 24 | PB3 | 40 | | H3 | 40 | HRRQ/HRRQ | 23 | PB4 | 37 | | H4 | 37 | HRW | 22 | PB5 | 36 | | H5 | 36 | HTRQ/HTRQ | 24 | PB6 | 35 | | H6 | 35 | HWR/HWR | 21 | PB7 | 34 | | H7 | 34 | ĪRQĀ | 137 | PB8 | 33 | | HA0 | 33 | ĪRQB | 136 | PB9 | 32 | | HA1 | 32 | ĪRQC | 135 | PC0 | 12 | | HA10 | 30 | ĪRQD | 134 | PC1 | 4 | | HA2 | 31 | MODA | 137 | PC2 | 3 | | HA8 | 32 | MODB | 136 | PC3 | 17 | | HA9 | 31 | MODC | 135 | PC4 | 7 | | HACK/HACK | 23 | MODD | 134 | PC5 | 10 | | HAD0 | 43 | NC | 20 | PCAP | 46 | | HAD1 | 42 | NMI | 6 | PD0 | 11 | | HAD2 | 41 | NC | 49 | PD1 | 144 | | HAD3 | 40 | PB0 | 43 | PD2 | 143 | | HAD4 | 37 | PB1 | 42 | PD3 | 16 | | HAD5 | 36 | PB10 | 31 | PD4 | 1 | | HAD6 | 35 | PB11 | 22 | PD5 | 2 | | HAD7 | 34 | PB12 | 21 | PE0 | 13 | | HAS/HAS | 33 | PB13 | 30 | PE1 | 14 | | HCS/HCS | 30 | PB14 | 24 | PE2 | 15 | | HDS/HDS | 21 | PB15 | 23 | PINIT | 6 | Table 3-2. DSP56303 TQFP Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|------------------|------------|------------------|------------| | RAS0 | 70 | SRD1 | 1 | V <sub>CCC</sub> | 57 | | RAS1 | 69 | STD0 | 10 | V <sub>CCC</sub> | 65 | | RAS2 | 51 | STD1 | 2 | V <sub>CCD</sub> | 103 | | RAS3 | 50 | TA | 62 | V <sub>CCD</sub> | 111 | | RD | 68 | TCK | 141 | V <sub>CCD</sub> | 119 | | RESET | 44 | TDI | 140 | V <sub>CCD</sub> | 129 | | RXD | 13 | TDO | 139 | V <sub>CCH</sub> | 38 | | SC00 | 12 | TIO0 | 29 | V <sub>CCP</sub> | 45 | | SC01 | 4 | TIO1 | 28 | V <sub>CCQ</sub> | 18 | | SC02 | 3 | TIO2 | 27 | V <sub>CCQ</sub> | 56 | | SC10 | 11 | TMS | 142 | V <sub>CCQ</sub> | 91 | | SC11 | 144 | TRST | 138 | V <sub>CCQ</sub> | 126 | | SC12 | 143 | TXD | 14 | V <sub>CCS</sub> | 8 | | SCK0 | 17 | V <sub>CCA</sub> | 74 | V <sub>CCS</sub> | 25 | | SCK1 | 16 | V <sub>CCA</sub> | 80 | WR | 67 | | SCLK | 15 | V <sub>CCA</sub> | 86 | XTAL | 53 | | SRD0 | 7 | V <sub>CCA</sub> | 95 | | , | # 3.2 TQFP Package Mechanical Drawing Figure 3-3. DSP56303 Mechanical Information, 144-pin TQFP Package ## 3.3 MAP-BGA Package Description Top and bottom views of the MAP-BGA package are shown in **Figure 3-4** and **Figure 3-5** with their pin-outs. Figure 3-4. DSP56303 Molded Array Process-Ball Grid Array (MAP-BGA), Top View Figure 3-5. DSP56303 Molded Array Process-Ball Grid Array (MAP-BGA), Bottom View Table 3-3. DSP56303 MAP-BGA Signal Identification by Pin Number | Pin<br>No. | Signal Name | Pin<br>No. Signal Name | | Pin<br>No. | Signal Name | |------------|------------------------------|------------------------|------------------|------------|------------------| | A1 | Not Connected (NC), reserved | B12 | B12 D8 | | GND | | A2 | SC11 or PD1 | B13 | D5 | D10 | GND | | А3 | TMS | B14 | NC | D11 | GND | | A4 | TDO | C1 | SC02 or PC2 | D12 | D1 | | A5 | MODB/IRQB | C2 | STD1 or PD5 | D13 | D2 | | A6 | D23 | СЗ | TCK | D14 | V <sub>CCD</sub> | | A7 | V <sub>CCD</sub> | C4 | MODA/ĪRQA | E1 | STD0 or PC5 | | A8 | D19 | C5 | MODC/IRQC | E2 | V <sub>CCS</sub> | | A9 | D16 | C6 | D22 | E3 | SRD0 or PC4 | | A10 | D14 | C7 | V <sub>CCQ</sub> | E4 | GND | | A11 | D11 | C8 | D18 | E5 | GND | | A12 | D9 | C9 | V <sub>CCD</sub> | E6 | GND | | A13 | D7 | C10 | D12 | E7 | GND | | A14 | NC | C11 | V <sub>CCD</sub> | E8 | GND | | B1 | SRD1 or PD4 | C12 | D6 | E9 | GND | | B2 | SC12 or PD2 | C13 | D3 | E10 | GND | | В3 | TDI | C14 | D4 | E11 | GND | | B4 | TRST | D1 | PINIT/NMI | E12 | A17 | | B5 | MODD/IRQD | D2 | SC01 or PC1 | E13 | A16 | | В6 | D21 | D3 | DE | E14 | D0 | | В7 | D20 | D4 | GND | F1 | RXD or PE0 | | В8 | D17 | D5 | GND | F2 | SC10 or PD0 | | В9 | D15 | D6 | GND | F3 | SC00 or PC0 | | B10 | D13 | D7 | GND | F4 | GND | | B11 | D10 | D8 | GND | F5 | GND | Table 3-3. DSP56303 MAP-BGA Signal Identification by Pin Number (Continued) | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | |------------|------------------|------------|----------------------------------|------------|----------------------------------| | F6 | GND | НЗ | SCK0 or PC3 | J14 | A9 | | F7 | GND | H4 | GND | K1 | V <sub>CCS</sub> | | F8 | GND | H5 | GND | K2 | HREQ/HREQ,<br>HTRQ/HTRQ, or PB14 | | F9 | GND | Н6 | GND | К3 | TIO2 | | F10 | GND | H7 | GND | K4 | GND | | F11 | GND | Н8 | GND | K5 | GND | | F12 | V <sub>CCA</sub> | Н9 | GND | K6 | GND | | F13 | A14 | H10 | GND | K7 | GND | | F14 | A15 | H11 | GND | K8 | GND | | G1 | SCK1 or PD3 | H12 | V <sub>CCA</sub> | K9 | GND | | G2 | SCLK or PE2 | H13 | A10 | K10 | GND | | G3 | TXD or PE1 | H14 | A11 | K11 | GND | | G4 | GND | J1 | HACK/HACK,<br>HRRQ/HRRQ, or PB15 | K12 | V <sub>CCA</sub> | | G5 | GND | J2 | HRW, HRD/HRD, or PB11 | K13 | A5 | | G6 | GND | J3 | HDS/HDS, HWR/HWR, or PB12 | K14 | A6 | | G7 | GND | J4 | GND | L1 | HCS/HCS, HA10, or PB13 | | G8 | GND | J5 | GND | L2 | TIO1 | | G9 | GND | J6 | GND | L3 | TIO0 | | G10 | GND | J7 | GND | L4 | GND | | G11 | GND | J8 | GND | L5 | GND | | G12 | A13 | J9 | GND | L6 | GND | | G13 | V <sub>CCQ</sub> | J10 | GND | L7 | GND | | G14 | A12 | J11 | GND | L8 | GND | | H1 | NC | J12 | A8 | L9 | GND | | H2 | V <sub>CCQ</sub> | J13 | A7 | L10 | GND | | L11 | GND | M13 | A1 | P1 | NC | | L12 | $V_{CCA}$ | M14 | A2 | P2 | H5, HAD5, or PB5 | | L13 | А3 | N1 | H6, HAD6, or PB6 | Р3 | H3, HAD3, or PB3 | | L14 | A4 | N2 | H7, HAD7, or PB7 | P4 | H1, HAD1, or PB1 | Table 3-3. DSP56303 MAP-BGA Signal Identification by Pin Number (Continued) | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | |------------|----------------------|------------|------------------|------------|-------------------| | M1 | HA1, HA8, or PB9 | N3 | H4, HAD4, or PB4 | P5 | PCAP | | M2 | HA2, HA9, or PB10 | N4 | H2, HAD2, or PB2 | P6 | GND <sub>P1</sub> | | МЗ | HA0, HAS/HAS, or PB8 | N5 | RESET | P7 | AA2/RAS2 | | M4 | V <sub>CCH</sub> | N6 | GND <sub>P</sub> | P8 | XTAL | | M5 | H0, HAD0, or PB0 | N7 | AA3/RAS3 | P9 | V <sub>CCC</sub> | | M6 | V <sub>CCP</sub> | N8 | CAS | P10 | TA | | M7 | NC | N9 | V <sub>CCQ</sub> | P11 | BB | | M8 | EXTAL | N10 | BCLK | P12 | AA1/RAS1 | | M9 | CLKOUT | N11 | BR | P13 | BG | | M10 | BCLK | N12 | V <sub>CCC</sub> | P14 | NC | | M11 | WR | N13 | AA0/RAS0 | | | | M12 | RD | N14 | A0 | | | Notes: Signal names are based on configured functionality. Most <u>connections</u> supply a single signal. Some connections provide a signal with dual functionality, such as the MODx/IRQx pins that select an operating mode after RESET is deasserted but act as interrupt lines during <u>operation</u>. Some signals have configurable polarity; these names are shown with and without overbars, such as HAS/HAS. Some connections have two or more configurable functions; names assigned to these connections indicate the function for a specific configuration. For example, connection N2 is data line H7 in non-multiplexed bus mode, data/address line HAD7 in multiplexed bus mode, or GPIO line PB7 when the GPIO function is enabled for this pin. Unlike in the TQFP package, most of the GND pins are connected internally in the center of the connection array and act as heat sink for the chip. Therefore, except for GND<sub>P</sub> and GND<sub>P1</sub> that support the PLL, other GND signals do not support individual subsystems in the chip. Table 3-4. DSP56303 MAP-BGA Signal Identification by Name | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|-------------|------------|-------------|------------| | A0 | N14 | BG | P13 | D7 | A13 | | A1 | M13 | BR | N11 | D8 | B12 | | A10 | H13 | CAS | N8 | D9 | A12 | | A11 | H14 | CLKOUT | M9 | DE | D3 | | A12 | G14 | D0 | E14 | EXTAL | M8 | | A13 | G12 | D1 | D12 | GND | D4 | | A14 | F13 | D10 | B11 | GND | D5 | | A15 | F14 | D11 | A11 | GND | D6 | | A16 | E13 | D12 | C10 | GND | D7 | | A17 | E12 | D13 | B10 | GND | D8 | | A2 | M14 | D14 | A10 | GND | D9 | | A3 | L13 | D15 | В9 | GND | D10 | | A4 | L14 | D16 | A9 | GND | D11 | | A5 | K13 | D17 | В8 | GND | E4 | | A6 | K14 | D18 | C8 | GND | E5 | | A7 | J13 | D19 | A8 | GND | E6 | | A8 | J12 | D2 | D13 | GND | E7 | | A9 | J14 | D20 | В7 | GND | E8 | | AA0 | N13 | D21 | В6 | GND | E9 | | AA1 | P12 | D22 | C6 | GND | E10 | | AA2 | P7 | D23 | A6 | GND | E11 | | AA3 | N7 | D3 | C13 | GND | F4 | | BB | P11 | D4 | C14 | GND | F5 | | BCLK | M10 | D5 | B13 | GND | F6 | | BCLK | N10 | D6 | C12 | GND | F7 | Table 3-4. DSP56303 MAP-BGA Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|-------------------|------------|-------------|------------| | GND | F8 | GND | J9 | H4 | N3 | | GND | F9 | GND | J10 | H5 | P2 | | GND | F10 | GND | J11 | H6 | N1 | | GND | F11 | GND | K4 | H7 | N2 | | GND | G4 | GND | K5 | HA0 | МЗ | | GND | G5 | GND | K6 | HA1 | M1 | | GND | G6 | GND | K7 | HA10 | L1 | | GND | G7 | GND | K8 | HA2 | M2 | | GND | G8 | GND | K9 | HA8 | M1 | | GND | G9 | GND | K10 | HA9 | M2 | | GND | G10 | GND | K11 | HACK/HACK | J1 | | GND | G11 | GND | L4 | HAD0 | M5 | | GND | H4 | GND | L5 | HAD1 | P4 | | GND | H5 | GND | L6 | HAD2 | N4 | | GND | H6 | GND | L7 | HAD3 | P3 | | GND | H7 | GND | L8 | HAD4 | N3 | | GND | Н8 | GND | L9 | HAD5 | P2 | | GND | H9 | GND | L10 | HAD6 | N1 | | GND | H10 | GND | L11 | HAD7 | N2 | | GND | H11 | GND <sub>P</sub> | N6 | HAS/HAS | МЗ | | GND | J4 | GND <sub>P1</sub> | P6 | HCS/HCS | L1 | | GND | J5 | H0 | M5 | HDS/HDS | J3 | | GND | J6 | H1 | P4 | HRD/HRD | J2 | | GND | J7 | H2 | N4 | HREQ/HREQ | K2 | | GND | J8 | Н3 | Р3 | HRRQ/HRRQ | J1 | Table 3-4. DSP56303 MAP-BGA Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|-------------|------------|-------------|------------| | HRW | J2 | PB14 | K2 | PE2 | G2 | | HTRQ/HTRQ | K2 | PB15 | J1 | PINIT | D1 | | HWR/HWR | J3 | PB2 | N4 | RAS0 | N13 | | ĪRQA | C4 | PB3 | Р3 | RAS1 | P12 | | ĪRQB | A5 | PB4 | N3 | RAS2 | P7 | | ĪRQC | C5 | PB5 | P2 | RAS3 | N7 | | ĪRQD | B5 | PB6 | N1 | RD | M12 | | MODA | C4 | PB7 | N2 | RESET | N5 | | MODB | A5 | PB8 | МЗ | RXD | F1 | | MODC | C5 | PB9 | M1 | SC00 | F3 | | MODD | B5 | PC0 | F3 | SC01 | D2 | | NC | A1 | PC1 | D2 | SC02 | C1 | | NC | A14 | PC2 | C1 | SC10 | F2 | | NC | B14 | PC3 | НЗ | SC11 | A2 | | NC | H1 | PC4 | E3 | SC12 | B2 | | NC | M7 | PC5 | E1 | SCK0 | НЗ | | NC | P1 | PCAP | P5 | SCK1 | G1 | | NC | P14 | PD0 | F2 | SCLK | G2 | | NMI | D1 | PD1 | A2 | SRD0 | E3 | | PB0 | M5 | PD2 | B2 | SRD1 | B1 | | PB1 | P4 | PD3 | G1 | STD0 | E1 | | PB10 | M2 | PD4 | B1 | STD1 | C2 | | PB11 | J2 | PD5 | C2 | TA | P10 | | PB12 | J3 | PE0 | F1 | TCK | СЗ | | PB13 | L1 | PE1 | G3 | TDI | В3 | Table 3-4. DSP56303 MAP-BGA Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |------------------|------------|------------------|------------|------------------|------------| | TDO | A4 | V <sub>CCA</sub> | K12 | V <sub>CCP</sub> | M6 | | TIO0 | L3 | V <sub>CCA</sub> | L12 | V <sub>CCQ</sub> | C7 | | TIO1 | L2 | V <sub>ccc</sub> | N12 | V <sub>CCQ</sub> | G13 | | TIO2 | K3 | V <sub>CCC</sub> | P9 | V <sub>CCQ</sub> | H2 | | TMS | А3 | V <sub>CCD</sub> | A7 | V <sub>CCQ</sub> | N9 | | TRST | B4 | V <sub>CCD</sub> | C9 | V <sub>CCS</sub> | E2 | | TXD | G3 | V <sub>CCD</sub> | C11 | V <sub>CCS</sub> | K1 | | V <sub>CCA</sub> | F12 | V <sub>CCD</sub> | D14 | WR | M11 | | V <sub>CCA</sub> | H12 | V <sub>CCH</sub> | M4 | XTAL | P8 | # 3.4 MAP-BGA Package Mechanical Drawing Figure 3-6. DSP56303 Mechanical Information, 196-pin MAP-BGA Package **ISSUE 0** DSP56303 Technical Data, Rev. 11 **DATE 07/28/98** # **Design Considerations** 4 This section describes various areas to consider when incorporating the DSP56303 device into a system design. ## 4.1 Thermal Design Considerations An estimate of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from this equation: **Equation 1:** $$T_I = T_A + (P_D \times R_{\theta,IA})$$ Where: $T_A$ = ambient temperature $^{\circ}C$ $R_{\theta IA}$ = package junction-to-ambient thermal resistance °C/W $P_D$ = power dissipation in package Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance, as in this equation: **Equation 2:** $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ Where: $\begin{array}{lll} R_{\theta JA} & = & \text{package junction-to-ambient thermal resistance °C/W} \\ R_{\theta JC} & = & \text{package junction-to-case thermal resistance °C/W} \\ R_{\theta CA} & = & \text{package case-to-ambient thermal resistance °C/W} \end{array}$ $R_{\theta JC}$ is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board (PCB) or otherwise change the thermal dissipation capability of the area surrounding the device on a PCB. This model is most useful for ceramic packages with heat sinks; some 90 percent of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system-level thermal simulation tool. The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimates obtained from $R_{\theta JA}$ do not satisfactorily answer whether the thermal performance is adequate, a system-level model may be appropriate. A complicating factor is the existence of three common ways to determine the junction-to-case thermal resistance in plastic packages. • To minimize temperature variation across the surface, the thermal resistance is measured from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink. #### **Design Considerations** - To define a value approximately equal to a junction-to-board thermal resistance, the thermal resistance is measured from the junction to the point at which the leads attach to the case. - If the temperature of the package case $(T_T)$ is determined by a thermocouple, thermal resistance is computed from the value obtained by the equation $(T_I T_T)/P_D$ . As noted earlier, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, that value is also suitable to determine the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, the use of the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading on the case of the package will yield an estimate of a junction temperature slightly higher than actual temperature. Hence, the new thermal metric, thermal characterization parameter or $\Psi_{JT}$ , has been defined to be $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when the surface temperature of the package is used. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy. ## 4.2 Electrical Design Considerations #### **CAUTION** This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>CC</sub>). Use the following list of recommendations to ensure correct DSP operation. - Provide a low-impedance path from the board power supply to each V<sub>CC</sub> pin on the DSP and from the board ground to each GND pin. - Use at least six 0.01–0.1 μF bypass capacitors positioned as close as possible to the four sides of the package to connect the V<sub>CC</sub> power source to GND. - Ensure that capacitor leads and associated printed circuit traces that connect to the chip V<sub>CC</sub> and GND pins are less than 0.5 inch per capacitor lead. - Use at least a four-layer PCB with two inner layers for V<sub>CC</sub> and GND. - Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal. This recommendation particularly applies to the address and data buses as well as the IRQA, IRQB, IRQC, IRQD, TA, and BG pins. Maximum PCB trace lengths on the order of 6 inches are recommended. - Consider all device loads as well as parasitic capacitance due to PCB traces when you calculate capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the V<sub>CC</sub> and GND circuits. - All inputs must be terminated (that is, not allowed to float) by CMOS levels except for the three pins with internal pull-up resistors (TRST, TMS, DE). - Take special care to minimize noise levels on the V<sub>CCP</sub>, GND<sub>P</sub>, and GND<sub>P1</sub> pins. - The following pins must be asserted after power-up: RESET and TRST. - If multiple DSP devices are on the same board, check for cross-talk or excessive spikes on the supplies due to synchronous operation of the devices. - RESET must be asserted when the chip is powered up. A stable EXTAL signal should be supplied before deassertion of RESET. - At power-up, ensure that the voltage difference between the 5 V tolerant pins and the chip V<sub>CC</sub> never exceeds 3.5 V. ### 4.3 Power Consumption Considerations Power dissipation is a key issue in portable DSP applications. Some of the factors affecting current consumption are described in this section. Most of the current consumed by CMOS devices is alternating current (ac), which is charging and discharging the capacitances of the pins and internal nodes. Current consumption is described by this formula: **Equation 3:** $$I = C \times V \times f$$ Where: C = node/pin capacitance V = voltage swing f = frequency of node/pin toggle **Example 4-1.** Current Consumption For a Port A address pin loaded with 50 pF capacitance, operating at 3.3 V, with a 66 MHz clock, toggling at its maximum possible rate (33 MHz), the current consumption is expressed in **Equation 4**. **Equation 4:** $$I = 50 \times 10^{-12} \times 3.3 \times 33 \times 10^{6} = 5.48 \text{ mA}$$ The maximum internal current ( $I_{CCI}$ max) value reflects the typical possible switching of the internal buses on best-case operation conditions—not necessarily a real application case. The typical internal current ( $I_{CCItyp}$ ) value reflects the average switching of the internal buses on typical operating conditions. Perform the following steps for applications that require very low current consumption: - 1. Set the EBD bit when you are not accessing external memory. - 2. Minimize external memory accesses, and use internal memory accesses. - **3.** Minimize the number of pins that are switching. - 4. Minimize the capacitive load on the pins. - **5.** Connect the unused inputs to pull-up or pull-down resistors. DSP56303 Technical Data, Rev. 11 #### **Design Considerations** - **6.** Disable unused peripherals. - 7. Disable unused pin activity (for example, CLKOUT, XTAL). One way to evaluate power consumption is to use a current-per-MIPS measurement methodology to minimize specific board effects (that is, to compensate for measured board current not caused by the DSP). A benchmark power consumption test algorithm is listed in **Appendix A**. Use the test algorithm, specific test current measurements, and the following equation to derive the current-per-MIPS value. **Equation 5:** $$I/MIPS = I/MHz = (I_{typF2} - I_{typF1})/(F2 - F1)$$ Where: $I_{typF2}$ = current at F2 $I_{tynF1}$ = current at F1 F2 = high frequency (any specified operating frequency) F1 = low frequency (any specified operating frequency lower than F2) **Note:** F1 should be significantly less than F2. For example, F2 could be 66 MHz and F1 could be 33 MHz. The degree of difference between F1 and F2 determines the amount of precision with which the current rating can be determined for an application. ### 4.4 PLL Performance Issues The following explanations should be considered as general observations on expected PLL behavior. There is no test that replicates these exact numbers. These observations were measured on a limited number of parts and were not verified over the entire temperature and voltage ranges. ### 4.4.1 Phase Skew Performance The phase skew of the PLL is defined as the time difference between the falling edges of EXTAL and CLKOUT for a given capacitive load on CLKOUT, over the entire process, temperature and voltage ranges. As defined in **Figure 2-2**, *External Clock Timing*, on page 2-5 for input frequencies greater than 15 MHz and the MF $\leq$ 4, this skew is greater than or equal to 0.0 ns and less than 1.8 ns; otherwise, this skew is not guaranteed. However, for MF < 10 and input frequencies greater than 10 MHz, this skew is between $\pm$ 1.4 ns and $\pm$ 3.2 ns. ### 4.4.2 Phase Jitter Performance The phase jitter of the PLL is defined as the variations in the skew between the falling edges of EXTAL and CLKOUT for a given device in specific temperature, voltage, input frequency, MF, and capacitive load on CLKOUT. These variations are a result of the PLL locking mechanism. For input frequencies greater than 15 MHz and MF $\leq$ 4, this jitter is less than $\pm$ 0.6 ns; otherwise, this jitter is not guaranteed. However, for MF < 10 and input frequencies greater than 10 MHz, this jitter is less than $\pm$ 2 ns. ### 4.4.3 Frequency Jitter Performance The frequency jitter of the PLL is defined as the variation of the frequency of CLKOUT. For small MF (MF < 10) this jitter is smaller than 0.5 percent. For mid-range MF (10 < MF < 500) this jitter is between 0.5 percent and approximately 2 percent. For large MF (MF > 500), the frequency jitter is 2–3 percent. 4-4 Freescale Semiconductor # 4.5 Input (EXTAL) Jitter Requirements The allowed jitter on the frequency of EXTAL is 0.5 percent. If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time), then the allowed jitter can be 2 percent. The phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed values. # **Power Consumption Benchmark** The following benchmark program evaluates DSP56303 power use in a test situation. It enables the PLL, disables the external clock, and uses repeated multiply-accumulate (MAC) instructions with a set of synthetic DSP application data to emulate intensive sustained DSP operation. ``` ********** Typical Power Consumption CHECKS 200,55,0,0,0 page nolist I_VEC EQU $000000; Interrupt vectors for program debug only START EQU $8000; MAIN (external) program starting address INT_PROG EQU $100 ; INTERNAL program memory starting address INT_XDAT EQU $0; INTERNAL X-data memory starting address INT_YDAT EQU $0; INTERNAL Y-data memory starting address INCLUDE "ioequ.asm" INCLUDE "intequ.asm" list org P:START movep \$$0243FF, x:M_BCR ;; BCR: Area 3 = 2 w.s (SRAM) ; Default: 2w.s (SRAM) movep #$0d0000,x:M_PCTL ; XTAL disable ; PLL enable ; CLKOUT disable Load the program move #INT_PROG, r0 #PROG_START, r1 #(PROG_END-PROG_START), PLOAD_LOOP move p: (r1) + , x0 x0,p:(r0)+ move nop PLOAD_LOOP Load the X-data #INT_XDAT, r0 move #XDAT_START, r1 move #(XDAT_END-XDAT_START),XLOAD_LOOP ``` DSP56303 Technical Data, Rev. 11 #### **Power Consumption Benchmark** ``` move p:(r1)+,x0 x0, x: (r0) + move XLOAD_LOOP ; ; Load the Y-data #INT_YDAT, r0 move #YDAT_START, r1 move #(YDAT_END-YDAT_START),YLOAD_LOOP do move p:(r1)+,x0 x0,y:(r0)+ move YLOAD_LOOP INT_PROG jmp PROG START #$0,r0 move move #$0,r4 move #$3f,m0 move #$3f,m4 ; clr а clr b move #$0,x0 #$0,x1 move move #$0,y0 move #$0,y1 bset #4,omr ; ebd sbr dor #60,_end x0,y0,ax:(r0)+,x1 y: (r4) + , y1 mac mac x1,y1,ax:(r0)+,x0 y: (r4) + , y0 add a,b x0,y0,ax:(r0)+,x1 mac x1,y1,a y: (r4) + , y0 mac b1,x:$ff move _end bra sbr nop nop nop nop PROG_END nop nop XDAT_START org x:0 dс $262EB9 dс $86F2FE dс $E56A5F dc $616CAC dс $8FFD75 dс $9210A dс $A06D7B dс $CEA798 dс $8DFBF1 dс $A063D6 ``` DSP56303 Technical Data, Rev. 11 ``` dс $6C6657 dс $C2A544 dc $A3662D dс $A4E762 dс $84F0F3 dс $E6F1B0 dс $B3829 dс $8BF7AE dc $63A94F dс $EF78DC dс $242DE5 dс $A3E0BA $EBAB6B dc dс $8726C8 dc $CA361 dс $2F6E86 dс $A57347 dc $4BE774 dc $8F349D dс $A1ED12 dc $4BFCE3 dс $EA26E0 dс $CD7D99 $4BA85E dc dc $27A43F dс $A8B10C dc $D3A55 dс $25EC6A dс $2A255B dc $A5F1F8 dс $2426D1 dс $AE6536 dc $CBBC37 dс $6235A4 dс $37F0D dc $63BEC2 dс $A5E4D3 dс $8CE810 dс $3FF09 dc $60E50E $CFFB2F dс $40753C dc $8262C5 dс dс $CA641A dс $EB3B4B dc $2DA928 dс $AB6641 dc $28A7E6 dс $4E2127 dс $482FD4 dс $7257D dc $E53C72 $1A8C3 dс $E27540 dс XDAT_END YDAT_START y:0 org dс $5B6DA ``` dc \$C3F70B DSP56303 Technical Data, Rev. 11 #### **Power Consumption Benchmark** | dc | \$6A39E8 | |----------|----------------------| | dc | \$81E801 | | dc | \$C666A6 | | dc | \$46F8E7 | | dc | \$AAEC94 | | dc | \$24233D | | dc | \$802732 | | dc | \$2E3C83 | | dc | \$A43E00 | | dc | \$C2B639 | | dc | \$85A47E | | dc | \$ABFDDF | | dc | \$F3A2C | | dc | \$2D7CF5 | | dc | \$E16A8A | | dc | \$ECB8FB | | dc | \$4BED18 | | dc | \$43F371 | | dc | \$83A556 | | dc | \$E1E9D7 | | dc | \$ACA2C4 | | dc | \$8135AD | | dc | \$2CE0E2 | | dc | \$8F2C73 | | dc | \$432730 | | dc | \$A87FA9 | | dc | \$4A292E | | dc | \$A63CCF | | dc | \$6BA65C | | dc | \$E06D65 | | dc | \$1AA3A | | dc | \$A1B6EB | | dc | \$48AC48 | | dc | \$EF7AE1 | | dc - | \$6E3006 | | dc<br>- | \$62F6C7 | | dc | \$6064F4 | | dc | \$87E41D | | dc | \$CB2692 | | dc<br>- | \$2C3863 | | dc | \$C6BC60 | | dc | \$43A519 | | dc | \$6139DE | | dc | \$ADF7BF | | dc | \$4B3E8C | | dc<br>dc | \$6079D5 | | ac<br>dc | \$E0F5EA | | ac<br>dc | \$8230DB | | de<br>de | \$A3B778 | | ac<br>dc | \$2BFE51 | | | \$E0A6B6 | | dc<br>dc | \$68FFB7 | | ac<br>dc | \$28F324 | | | \$8F2E8D | | dc<br>dc | \$667842 | | ac<br>dc | \$83E053<br>\$A1FD90 | | | | | dc<br>dc | \$6B2689 | | uc - | \$85B68E | dс \$622EAF DSP56303 Technical Data, Rev. 11 ``` dс $6162BC $E4A245 dc YDAT_END EQUATES for DSP56303 I/O registers and ports Last update: June 11 1995 page 132,55,0,0,0 opt mex ioequ ident 1,0 EQUATES for I/O Port Programming ;------ ; Register Addresses M_HDR EQU $FFFFC9 ; Host port GPIO data Register ; Host port GPIO direction Register M_HDDR EQU $FFFFC8 ; Port C Control Register M_PCRC EQU $FFFFBF ; Port C Direction Register M_PRRC EQU $FFFFBE ; Port C GPIO Data Register M_PDRC EQU $FFFFBD M_PCRD EQU $FFFFAF ; Port D Control register ; Port D Direction Data Register M_PRRD EQU $FFFFAE M_PDRD EQU $FFFFAD ; Port D GPIO Data Register M_PCRE EQU $FFFF9F ; Port E Control register ; Port E Direction Register M_PRRE EQU $FFFF9E M_PDRE EQU $FFFF9D ; Port E Data Register M_OGDB EQU $FFFFFC ; OnCE GDB Register ;----- EQUATES for Host Interface Register Addresses ; Host Control Register M_HCR EQU $FFFFC2 ; Host Status Register M_HSR EQU $FFFFC3 M_HPCR EQU $FFFFC4 ; Host Polarity Control Register ; Host Base Address Register M_HBAR EQU $FFFFC5 ; Host Receive Register M_HRX EQU $FFFFC6 M_HTX EQU $FFFFC7 ; Host Transmit Register HCR bits definition M_HRIE EQU $0 ; Host Receive interrupts Enable M_HTIE EQU $1 ; Host Transmit Interrupt Enable ; Host Command Interrupt Enable M_HCIE EQU $2 M_HF2 EQU $3 ; Host Flag 2 M_HF3 EQU $4 ; Host Flag 3 ``` ``` HSR bits definition M_HRDF EQU $0 ; Host Receive Data Full M HTDE EOU $1 ; Host Receive Data Empty M HCP EOU $2 ; Host Command Pending M HFO EOU $3 : Host Flag 0 M_HF1 EQU $4 ; Host Flag 1 HPCR bits definition ; Host Port GPIO Enable M HGEN EOU $0 M HA8EN EOU $1 : Host Address 8 Enable ; Host Address 9 Enable M_HA9EN EQU $2 M_HCSEN EQU $3 ; Host Chip Select Enable ; Host Request Enable M HREN EQU $4 ; Host Acknowledge Enable M_HAEN EQU $5 ; Host Enable M HEN EOU $6 ; Host Request Open Drain mode M HOD EOU $8 M_HDSP EQU $9 ; Host Data Strobe Polarity M_HASP EQU $A ; Host Address Strobe Polarity M_HMUX EQU $B ; Host Multiplexed bus select M_HD_HS EQU $C ; Host Double/Single Strobe select M HCSP EOU $D ; Host Chip Select Polarity M_HRP EQU $E ; Host Request Polarity M_HAP EQU $F ; Host Acknowledge Polarity ;----- EQUATES for Serial Communications Interface (SCI) Register Addresses M_STXH EQU $FFFF97 ; SCI Transmit Data Register (high) M_STXM EQU $FFFF96 ; SCI Transmit Data Register (middle) ; SCI Transmit Data Register (low) M_STXL EQU $FFFF95 ; SCI Receive Data Register (high) M_SRXH EQU $FFFF9A ; SCI Receive Data Register (high) ; SCI Receive Data Register (middle) ; SCI Receive Data Register (low) ; SCI Transmit Address Register M_SRXM EQU $FFFF99 M SRXL EOU $FFFF98 ; SCI Transmit Address Register M_STXA EQU $FFFF94 M_SCR EQU $FFFF9C ; SCI Control Register M_SSR EQU $FFFF93 ; SCI Status Register M_SCCR EQU $FFFF9B ; SCI Clock Control Register SCI Control Register Bit Flags M_WDS EQU $7 ; Word Select Mask (WDS0-WDS3) M_WDS0 EQU 0 ; Word Select 0 M_WDS1 EQU 1 ; Word Select 1 ; Word Select 2 M_WDS2 EQU 2 M_SSFTD EQU 3 ; SCI Shift Direction ; Send Break M_SBK EQU 4 M_WAKE EQU 5 ; Wakeup Mode Select M_RWU EQU 6 ; Receiver Wakeup Enable M_WOMS EQU 7 ; Wired-OR Mode Select M_SCRE EQU 8 ; SCI Receiver Enable M_SCTE EQU 9 ; SCI Transmitter Enable M_ILIE EQU 10 ; Idle Line Interrupt Enable ``` A-6 Freescale Semiconductor ``` M SCRIE EOU 11 ; SCI Receive Interrupt Enable M_SCTIE EQU 12 ; SCI Transmit Interrupt Enable M_TMIE EQU 13 ; Timer Interrupt Enable M_TIR EQU 14 ; Timer Interrupt Rate ; SCI Clock Polarity M SCKP EOU 15 ; SCI Error Interrupt Enable (REIE) M REIE EOU 16 SCI Status Register Bit Flags M TRNE EOU 0 ; Transmitter Empty M TDRE EOU 1 ; Transmit Data Register Empty ; Receive Data Register Full M RDRF EOU 2 M_IDLE EQU 3 ; Idle Line Flag M_OR EQU 4 ; Overrun Error Flag ; Parity Error M_PE EQU 5 ; Framing Error Flag M_FE EQU 6 M R8 EOU 7 ; Received Bit 8 (R8) Address SCI Clock Control Register M_CD EQU $FFF ; Clock Divider Mask (CD0-CD11) M_COD EQU 12 ; Clock Out Divider M SCP EOU 13 ; Clock Prescaler M_RCM EQU 14 ; Receive Clock Mode Source Bit M_TCM EQU 15 ; Transmit Clock Source Bit ----- EQUATES for Synchronous Serial Interface (SSI) ;----- Register Addresses Of SSIO M_TX00 EQU $FFFFBC ; SSI0 Transmit Data Register 0 M_TX01 EQU $FFFFBB ; SSI0 Transmit Data Register 1 M_TX02 EQU $FFFFBA ; SSI0 Transmit Data Register 2 M_TSR0 EQU $FFFFB9 : SSI0 Time Slot Register ; SSIO Time Slot Register 2 ; SSIO Receive Data Register ; SSIO Status Register ; SSIO Control Register B ; SSIO Control Register A ; SSIO Transmit Slot Mask Register A ; SSIO Transmit Slot Mask Register B ; SSIO Receive Slot Mask Register A ; SSIO Receive Slot Mask Register A M_TSR0 EQU $FFFFB9 M_RXO EQU $FFFFB8 M_SSISRO EQU $FFFFB7 M_CRB0 EQU $FFFFB6 M_CRAO EQU $FFFFB5 M_TSMAO EQU $FFFFB4 M_TSMBO EQU $FFFFB3 M_RSMA0 EQU $FFFFB2 M_RSMB0 EQU $FFFFB1 Register Addresses Of SSI1 ; SSI1 Transmit Data Register 0 ; SSI1 Transmit Data Register 1 ; SSI1 Transmit Data Register 2 : SSI1 Time Slot Register M_TX10 EQU $FFFFAC M_TX11 EQU $FFFFAB M_TX12 EQU $FFFFAA ; SSI1 Time Slot Register M_TSR1 EQU $FFFFA9 ; SSI1 Receive Data Register M_RX1 EQU $FFFFA8 ; SSI1 Status Register M_SSISR1 EQU $FFFFA7 ; SSI1 Control Register B ; SSI1 Control Register A ; SSI1 Transmit Slot Mask Register A ; SSI1 Transmit Slot Mask Register B ; SSI1 Receive Slot Mask Register A ; SSI1 Receive Slot Mask Register B M_CRB1 EQU $FFFFA6 M_CRA1 EQU $FFFFA5 ; SSI1 Transmit Slot Mask Register A M_TSMA1 EQU $FFFFA4 M_TSMB1 EQU $FFFFA3 ; SSI1 Transmit Slot Mask Register B M_RSMA1 EQU $FFFFA2 M_RSMB1 EQU $FFFFA1 ; SSI1 Receive Slot Mask Register B ``` ``` SSI Control Register A Bit Flags M PM EOU $FF ; Prescale Modulus Select Mask (PMO-PM7) M PSR EOU 11 ; Prescaler Range ; Frame Rate Divider Control Mask (DC0-DC7) M DC EOU $1F000 ; Alignment Control (ALC) M ALC EQU 18 ; Word Length Control Mask (WL0-WL7) M_WL EQU $380000 M_SSC1 EQU 22 ; Select SC1 as TR #0 drive enable (SSC1) SSI Control Register B Bit Flags ; Serial Output Flag Mask M OF EOU $3 M OFO EOU O ; Serial Output Flag 0 M_OF1 EQU 1 ; Serial Output Flag 1 M SCD EOU $1C ; Serial Control Direction Mask ; Serial Control O Direction M SCD0 EOU 2 M SCD1 EOU 3 ; Serial Control 1 Direction M_SCD2 EQU 4 ; Serial Control 2 Direction M_SCKD EQU 5 ; Clock Source Direction M_SHFD EQU 6 ; Shift Direction M_FSL EQU $180 ; Frame Sync Length Mask (FSL0-FSL1) ; Frame Sync Length 0 M FSLO EOU 7 M_FSL1 EQU 8 ; Frame Sync Length 1 M_FSR EQU 9 ; Frame Sync Relative Timing M_FSP EQU 10 ; Frame Sync Polarity M_CKP EQU 11 ; Clock Polarity M_SYN EQU 12 ; Sync/Async Control ; SSI Mode Select M MOD EOU 13 M_SSTE EQU $1C000 ; SSI Transmit enable Mask M_SSTE2 EQU 14 ; SSI Transmit #2 Enable M_SSTE1 EQU 15 ; SSI Transmit #1 Enable M_SSTE0 EQU 16 ; SSI Transmit #0 Enable M_SSRE EQU 17 ; SSI Receive Enable ; SSI Transmit Interrupt Enable M SSTIE EOU 18 M_SSRIE EQU 19 ; SSI Receive Interrupt Enable ; SSI Transmit Last Slot Interrupt Enable M_STLIE EQU 20 ; SSI Receive Last Slot Interrupt Enable M_SRLIE EQU 21 ; SSI Transmit Error Interrupt Enable M_STEIE EQU 22 M_SREIE EQU 23 ; SI Receive Error Interrupt Enable SSI Status Register Bit Flags M_IF EQU $3 ; Serial Input Flag Mask M_IF0 EQU 0 ; Serial Input Flag 0 M_IF1 EQU 1 ; Serial Input Flag 1 M TFS EOU 2 ; Transmit Frame Sync Flag M_RFS EQU 3 ; Receive Frame Sync Flag M_TUE EQU 4 ; Transmitter Underrun Error FLag M_ROE EQU 5 ; Receiver Overrun Error Flag M_TDE EQU 6 ; Transmit Data Register Empty M_RDF EQU 7 ; Receive Data Register Full SSI Transmit Slot Mask Register A M_SSTSA EQU $FFFF ; SSI Transmit Slot Bits Mask A (TSO-TS15) SSI Transmit Slot Mask Register B M_SSTSB EQU $FFFF ; SSI Transmit Slot Bits Mask B (TS16-TS31) ``` A-8 Freescale Semiconductor ``` SSI Receive Slot Mask Register A M SSRSA EOU $FFFF ; SSI Receive Slot Bits Mask A (RS0-RS15) SSI Receive Slot Mask Register B M_SSRSB EQU $FFFF ; SSI Receive Slot Bits Mask B (RS16-RS31) EQUATES for Exception Processing ;------ Register Addresses ; Interrupt Priority Register Core M_IPRC EQU $FFFFFF M_IPRP EQU $FFFFFE ; Interrupt Priority Register Peripheral Interrupt Priority Register Core (IPRC) M_IAL EQU $7 ; IRQA Mode Mask M_IALO EQU 0 ; IRQA Mode Interrupt Priority Level (low) M_IAL1 EQU 1 ; IRQA Mode Interrupt Priority Level (high) M IAL2 EOU 2 ; IRQA Mode Trigger Mode ; IRQB Mode Mask M_IBL EQU $38 M_IBL0 EQU 3 ; IRQB Mode Interrupt Priority Level (low) M_IBL1 EQU 4 ; IRQB Mode Interrupt Priority Level (high) M_IBL2 EQU 5 ; IRQB Mode Trigger Mode M_ICL EQU $1C0 ; IRQC Mode Mask M ICLO EOU 6 ; IRQC Mode Interrupt Priority Level (low) M_ICL1 EQU 7 ; IRQC Mode Interrupt Priority Level (high) M_ICL2 EQU 8 ; IRQC Mode Trigger Mode ; IRQD Mode Mask M_IDL EQU $E00 ; IRQD Mode Interrupt Priority Level (low) M_IDL0 EQU 9 ; IRQD Mode Interrupt Priority Level (high) M_IDL1 EQU 10 ; IRQD Mode Trigger Mode M IDL2 EOU 11 M_DOL EQU $3000 ; DMA0 Interrupt priority Level Mask M_D0L0 EQU 12 ; DMA0 Interrupt Priority Level (low) M_DOL1 EQU 13 ; DMAO Interrupt Priority Level (high) M_D1L EQU $C000 ; DMA1 Interrupt Priority Level Mask M_D1L0 EQU 14 ; DMA1 Interrupt Priority Level (low) M D1L1 EOU 15 ; DMA1 Interrupt Priority Level (high) M_D2L EQU $30000 ; DMA2 Interrupt priority Level Mask M_D2L0 EQU 16 ; DMA2 Interrupt Priority Level (low) M_D2L1 EQU 17 ; DMA2 Interrupt Priority Level (high) M_D3L EQU $C0000 ; DMA3 Interrupt Priority Level Mask ; DMA3 Interrupt Priority Level (low) M_D3L0 EQU 18 M_D3L1 EQU 19 ; DMA3 Interrupt Priority Level (high) M_D4L EQU $300000 ; DMA4 Interrupt priority Level Mask M_D4L0 EQU 20 ; DMA4 Interrupt Priority Level (low) M_D4L1 EQU 21 ; DMA4 Interrupt Priority Level (high) ; DMA5 Interrupt priority Level Mask M_D5L EQU $C00000 ; DMA5 Interrupt Priority Level (low) M_D5L0 EQU 22 ; DMA5 Interrupt Priority Level (high) M_D5L1 EQU 23 ``` ``` Interrupt Priority Register Peripheral (IPRP) M HPL EOU $3 ; Host Interrupt Priority Level Mask M HPLO EOU 0 ; Host Interrupt Priority Level (low) ; Host Interrupt Priority Level (high) M HPL1 EOU 1 M_SOL EQU $C ; SSIO Interrupt Priority Level Mask M_S0L0 EQU 2 ; SSIO Interrupt Priority Level (low) ; SSIO Interrupt Priority Level (high) M_SOL1 EQU 3 M_S1L EQU $30 ; SSI1 Interrupt Priority Level Mask M S1L0 EOU 4 ; SSI1 Interrupt Priority Level (low) ; SSI1 Interrupt Priority Level (high) M S1L1 EOU 5 M_SCL EQU $C0 ; SCI Interrupt Priority Level Mask ; SCI Interrupt Priority Level (low) M SCLO EOU 6 ; SCI Interrupt Priority Level (high) M_SCL1 EQU 7 ; TIMER Interrupt Priority Level Mask M_TOL EQU $300 ; TIMER Interrupt Priority Level (low) M TOLO EOU 8 M_T0L1 EQU 9 ; TIMER Interrupt Priority Level (high) ;----- EOUATES for TIMER _____ Register Addresses Of TIMERO ; Timer 0 Control/Status Register M TCSRO EOU $FFFF8F M_TLRO EQU $FFFF8E ; TIMERO Load Reg M_TCPR0 EQU $FFFF8D ; TIMERO Compare Register ; TIMERO Count Register M_TCR0 EQU $FFFF8C Register Addresses Of TIMER1 M_TCSR1 EQU $FFFF8B ; TIMER1 Control/Status Register M_TLR1 EQU $FFFF8A ; TIMER1 Load Reg ; TIMER1 Compare Register M_TCPR1 EQU $FFFF89 M_TCR1 EQU $FFFF88 ; TIMER1 Count Register Register Addresses Of TIMER2 M_TCSR2 EQU $FFFF87 ; TIMER2 Control/Status Register M_TLR2 EQU $FFFF86 ; TIMER2 Load Reg M_TCPR2 EQU $FFFF85 ; TIMER2 Compare Register M TCR2 EOU $FFFF84 ; TIMER2 Count Register M_TPLR EQU $FFFF83 ; TIMER Prescaler Load Register M_TPCR EQU $FFFF82 ; TIMER Prescalar Count Register Timer Control/Status Register Bit Flags ; Timer Enable M_TE EQU 0 M_TOIE EQU 1 ; Timer Overflow Interrupt Enable M_TCIE EQU 2 ; Timer Compare Interrupt Enable ; Timer Control Mask (TC0-TC3) M_TC EQU $F0 M_INV EQU 8 ; Inverter Bit M_TRM EQU 9 ; Timer Restart Mode M_DIR EQU 11 ; Direction Bit ``` A-10 Freescale Semiconductor ``` M DI EOU 12 ; Data Input M DO EOU 13 ; Data Output M_PCE EQU 15 ; Prescaled Clock Enable M_TOF EQU 20 ; Timer Overflow Flag M TCF EOU 21 ; Timer Compare Flag Timer Prescaler Register Bit Flags M_PS EQU $600000 ; Prescaler Source Mask M_PS0 EQU 21 M PS1 EOU 22 Timer Control Bits ; Timer Control 0 M_TC0 EQU 4 M_TC1 EQU 5 ; Timer Control 1 ; Timer Control 2 M_TC2 EQU 6 M TC3 EOU 7 ; Timer Control 3 ;----- EQUATES for Direct Memory Access (DMA) ;----- Register Addresses Of DMA M_DSTR EQU FFFFF4 ; DMA Status Register M_DOR0 EQU $FFFFF3 ; DMA Offset Register 0 M_DOR1 EQU $FFFFF2 ; DMA Offset Register 1 M_DOR2 EQU $FFFFF1 ; DMA Offset Register 2 M_DOR3 EQU $FFFFF0 ; DMA Offset Register 3 Register Addresses Of DMA0 M_DSR0 EQU $FFFFEF ; DMA0 Source Address Register M_DDR0 EQU $FFFFEE ; DMA0 Destination Address Register ; DMA0 Counter M_DCOO EQU $FFFFED M_DCR0 EQU $FFFFEC ; DMA0 Control Register Register Addresses Of DMA1 M_DSR1 EQU $FFFFEB ; DMA1 Source Address Register M_DDR1 EQU $FFFFEA ; DMA1 Destination Address Register M_DCO1 EQU $FFFFE9 ; DMA1 Counter M_DCR1 EQU $FFFFE8 ; DMA1 Control Register Register Addresses Of DMA2 M_DSR2 EQU $FFFFE7 ; DMA2 Source Address Register ; DMA2 Destination Address Register M_DDR2 EQU $FFFFE6 ; DMA2 Counter M_DCO2 EQU $FFFFE5 ; DMA2 Control Register M_DCR2 EQU $FFFFE4 Register Addresses Of DMA4 ; DMA3 Source Address Register M_DSR3 EQU $FFFFE3 M_DDR3 EQU $FFFFE2 ; DMA3 Destination Address Register ; DMA3 Counter M_DCO3 EQU $FFFFE1 M_DCR3 EQU $FFFFE0 ; DMA3 Control Register ``` Register Addresses Of DMA4 ``` M DSR4 EQU $FFFFDF ; DMA4 Source Address Register ; DMA4 Destination Address Register M DDR4 EOU SFFFFDE M_DCO4 EQU $FFFFDD ; DMA4 Counter M_DCR4 EQU $FFFFDC ; DMA4 Control Register Register Addresses Of DMA5 M DSR5 EOU $FFFFDB ; DMA5 Source Address Register M_DDR5 EQU $FFFFDA ; DMA5 Destination Address Register M DCO5 EOU $FFFFD9 ; DMA5 Counter M_DCR5 EQU $FFFFD8 ; DMA5 Control Register DMA Control Register M_DSS EQU $3 ; DMA Source Space Mask (DSS0-Dss1) M_DSS0 EQU 0 ; DMA Source Memory space 0 M DSS1 EOU 1 ; DMA Source Memory space 1 M_DDS EQU $C ; DMA Destination Space Mask (DDS-DDS1) M DDS0 EOU 2 ; DMA Destination Memory Space 0 ; DMA Destination Memory Space 1 M DDS1 EOU 3 ; DMA Address Mode Mask (DAM5-DAM0) M_DAM EQU $3f0 M_DAMO EQU 4 ; DMA Address Mode 0 M_DAM1 EQU 5 ; DMA Address Mode 1 M_DAM2 EQU 6 ; DMA Address Mode 2 ; DMA Address Mode 3 M DAM3 EOU 7 M_DAM4 EQU 8 ; DMA Address Mode 4 M_DAM5 EQU 9 ; DMA Address Mode 5 ; DMA Three Dimensional Mode M_D3D EQU 10 M_DRS EQU $F800 ; DMA Request Source Mask (DRS0-DRS4) M_DCON EQU 16 ; DMA Continuous Mode ; DMA Channel Priority M DPR EOU $60000 M_DPR0 EQU 17 ; DMA Channel Priority Level (low) ; DMA Channel Priority Level (high) M_DPR1 EQU 18 ; DMA Transfer Mode Mask (DTM2-DTM0) M_DTM EQU $380000 ; DMA Transfer Mode 0 M DTMO EOU 19 M_DTM1 EQU 20 ; DMA Transfer Mode 1 ; DMA Transfer Mode 2 M DTM2 EOU 21 ; DMA Interrupt Enable bit M_DIE EQU 22 M_DE EQU 23 ; DMA Channel Enable bit DMA Status Register M DTD EOU $3F ; Channel Transfer Done Status MASK (DTD0-DTD5) M_DTD0 EQU 0 ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 M_DTD1 EQU 1 M_DTD2 EQU 2 ; DMA Channel Transfer Done Status 2 M_DTD3 EQU 3 ; DMA Channel Transfer Done Status 3 ; DMA Channel Transfer Done Status 4 M_DTD4 EQU 4 ; DMA Channel Transfer Done Status 5 M_DTD5 EQU 5 ; DMA Active State M_DACT EQU 8 M_DCH EQU $E00 ; DMA Active Channel Mask (DCH0-DCH2) M_DCH0 EQU 9 ; DMA Active Channel 0 M_DCH1 EQU 10 ; DMA Active Channel 1 M_DCH2 EQU 11 ; DMA Active Channel 2 :----- ``` #### DSP56303 Technical Data, Rev. 11 A-12 Freescale Semiconductor ``` EQUATES for Phase Locked Loop (PLL) Register Addresses Of PLL M_PCTL EQU $FFFFFD ; PLL Control Register PLL Control Register M MF EOU SFFF ; Multiplication Factor Bits Mask (MF0-MF11) M_DF EQU $7000 ; Division Factor Bits Mask (DF0-DF2) ; XTAL Range select bit M_XTLR EQU 15 ; XTAL Disable Bit M_XTLD EQU 16 ; STOP Processing State Bit M_PSTP EQU 17 ; PLL Enable Bit M PEN EOU 18 ; PLL Clock Output Disable Bit M_PCOD EQU 19 ; PreDivider Factor Bits Mask (PD0-PD3) M_PD EQU $F00000 ;----- EQUATES for BIU Register Addresses Of BIU M_BCR EQU $FFFFFB ; Bus Control Register M_DCR EQU $FFFFFA ; DRAM Control Register M_AARO EQU $FFFFF9 ; Address Attribute Register 0 M AAR1 EOU $FFFFF8 ; Address Attribute Register 1 M_AAR2 EQU $FFFFF7 ; Address Attribute Register 2 M_AAR3 EQU $FFFFF6 ; Address Attribute Register 3 M_IDR EQU $FFFFF5 ; ID Register Bus Control Register ; Area 0 Wait Control Mask (BA0W0-BA0W4) M_BAOW EQU $1F M_BA1W EQU $3E0 ; Area 1 Wait Control Mask (BA1W0-BA14) M_BA2W EQU $1C00 ; Area 2 Wait Control Mask (BA2W0-BA2W2) M_BA3W EQU $E000 ; Area 3 Wait Control Mask (BA3W0-BA3W3) M_BDFW EQU $1F0000 ; Default Area Wait Control Mask (BDFW0-BDFW4) M BBS EOU 21 ; Bus State M_BLH EQU 22 ; Bus Lock Hold M_BRH EQU 23 ; Bus Request Hold ; DRAM Control Register ; In Page Wait States Bits Mask (BCW0-BCW1) M BCW EOU $3 ; Out Of Page Wait States Bits Mask (BRW0-BRW1) M_BRW EQU $C M_BPS EQU $300 ; DRAM Page Size Bits Mask (BPS0-BPS1) M_BPLE EQU 11 ; Page Logic Enable M_BME EQU 12 ; Mastership Enable ; Refresh Enable M BRE EQU 13 ; Software Triggered Refresh M_BSTR EQU 14 M_BRF EQU $7F8000 ; Refresh Rate Bits Mask (BRF0-BRF7) ``` #### **Power Consumption Benchmark** ``` M BRP EOU 23 ; Refresh prescaler Address Attribute Registers M BAT EOU $3 ; Ext. Access Type and Pin Def. Bits Mask (BAT0-BAT1) M BAAP EOU 2 ; Address Attribute Pin Polarity M BPEN EOU 3 ; Program Space Enable M_BXEN EQU 4 ; X Data Space Enable ; Y Data Space Enable M_BYEN EQU 5 M BAM EOU 6 ; Address Muxing ; Packing Enable M BPAC EOU 7 ; Number of Address Bits to Compare Mask (BNC0-BNC3) M BNC EOU $F00 M_BAC EQU $FFF000 ; Address to Compare Bits Mask (BAC0-BAC11) control and status bits in SR M CP EOU $c00000 ; mask for CORE-DMA priority bits in SR M_CA EQU 0 ; Carry M_V EQU 1 ; Overflow M Z EOU 2 ; Zero ; Negative M_N EQU 3 M U EOU 4 ; Unnormalized M_E EQU 5 : Extension M_L EQU 6 ; Limit M_S EQU 7 ; Scaling Bit M_I0 EQU 8 ; Interupt Mask Bit 0 M_I1 EQU 9 ; Interupt Mask Bit 1 ; Scaling Mode Bit 0 M SO EOU 10 M_S1 EQU 11 ; Scaling Mode Bit 1 M_SC EQU 13 ; Sixteen_Bit Compatibility M_DM EQU 14 ; Double Precision Multiply M_LF EQU 15 ; DO-Loop Flag M_FV EQU 16 ; DO-Forever Flag M SA EOU 17 ; Sixteen-Bit Arithmetic M CE EQU 19 ; Instruction Cache Enable M_SM EQU 20 ; Arithmetic Saturation M_RM EQU 21 ; Rounding Mode M_CP0 EQU 22 ; bit 0 of priority bits in SR M_CP1 EQU 23 ; bit 1 of priority bits in SR control and status bits in OMR M_CDP EQU $300 ; mask for CORE-DMA priority bits in OMR M_MA equ0 ; Operating Mode A M_MB equ1 ; Operating Mode B M MC equ2 ; Operating Mode C M MD ; Operating Mode D equ3 M_EBD EQU 4 ; External Bus Disable bit in OMR M_SD EQU 6 ; Stop Delay M_MS EQU 7 ; Memory Switch bit in OMR M_CDP0 EQU 8 ; bit 0 of priority bits in OMR M_CDP1 EQU 9 ; bit 1 of priority bits in OMR ; Burst Enable M_BEN EOU 10 ; TA Synchronize Select M_TAS EQU 11 M_BRT EQU 12 ; Bus Release Timing ; Address Tracing Enable bit in OMR. M_ATE EQU 15 ; Stack Extension space select bit in OMR. M_XYS EQU 16 M_EUN EQU 17 ; Extensed stack UNderflow flag in OMR. M_EOV EQU 18 ; Extended stack OVerflow flag in OMR. M_WRP EQU 19 ; Extended WRaP flag in OMR. ``` #### DSP56303 Technical Data, Rev. 11 A-14 Freescale Semiconductor ``` EQUATES for DSP56303 interrupts ; Last update: June 11 1995 page 132,55,0,0,0 opt mex intequ ident 1,0 if @DEF(I_VEC) ;leave user definition as is. else I_VEC EQU $0 endif ; Non-Maskable interrupts ; Hardware RESET I_RESET EQU I_VEC+$00 ; Stack Error I_STACK EQU I_VEC+$02 I_ILL EQU I_VEC+$04 ; Illegal Instruction I_DBG EQU I_VEC+$06 ; Debug Request I_TRAP EQU I_VEC+$08 ; Trap ; Non Maskable Interrupt I_NMI EQU I_VEC+$0A ;----- ; Interrupt Request Pins ; IRQA ; IRQB I_IRQA EQU I_VEC+$10 I_IRQB EQU I_VEC+$12 ; IRQC I_IRQC EQU I_VEC+$14 I_IRQD EQU I_VEC+$16 ; IRQD ;----- : DMA Interrupts I_DMA0 EQU I_VEC+$18 ; DMA Channel 0 ; DMA Channel 1 I_DMA1 EQU I_VEC+$1A ; DMA Channel 2 I_DMA2 EQU I_VEC+$1C ; DMA Channel 3 I_DMA3 EQU I_VEC+$1E ; DMA Channel 4 I_DMA4 EQU I_VEC+$20 I_DMA5 EQU I_VEC+$22 ; DMA Channel 5 ;------ ; Timer Interrupts ;----- I_TIMOC EQU I_VEC+$24 ; TIMER 0 compare I_TIMOOF EQU I_VEC+$26 ; TIMER 0 overflow I_TIM1C EQU I_VEC+$28 ; TIMER 1 compare ``` #### **Power Consumption Benchmark** ``` I_TIM1OF EQU I_VEC+$2A ; TIMER 1 overflow I_TIM2C EQU I_VEC+$2C ; TIMER 2 compare ; TIMER 2 overflow I_TIM2OF EQU I_VEC+$2E ;----- ; ESSI Interrupts ;----- ; ESSIO Receive Data I_SIORD EQU I_VEC+$30 I_SIORDE EQU I_VEC+$32 ; ESSIO Receive Data w/ exception Status I_SIORLS EQU I_VEC+$34 ; ESSIO Receive last slot I SIOTD EOU I VEC+$36 ; ESSIO Transmit data ; ESSIO Transmit Data w/ exception Status I_SIOTDE EQU I_VEC+$38 ; ESSIO Transmit last slot I_SIOTLS EQU I_VEC+$3A ; ESSI1 Receive Data I_SI1RD EQU I_VEC+$40 ; ESSI1 Receive Data w/ exception Status I_SI1RDE EQU I_VEC+$42 ; ESSI1 Receive last slot I_SI1RLS EQU I_VEC+$44 ; ESSI1 Transmit data I SI1TD EOU I VEC+$46 ; ESSI1 Transmit Data w/ exception Status I_SI1TDE EQU I_VEC+$48 ; ESSI1 Transmit last slot I_SI1TLS EQU I_VEC+$4A ;----- ; SCI Interrupts :----- ; SCI Receive Data ; SCI Receive Data With Exception Status I_SCIRD EQU I_VEC+$50 I_SCIRDE EQU I_VEC+$52 ; SCI Transmit Data I_SCITD EQU I_VEC+$54 ; SCI Idle Line I_SCIIL EQU I_VEC+$56 I_SCITM EQU I_VEC+$58 ; SCI Timer ;----- ; HOST Interrupts ;------ I_HRDF EQU I_VEC+$60 ; Host Receive Data Full I_HTDE EQU I_VEC+$62 ; Host Transmit Data Empty I_HC EQU I_VEC+$64 ; Default Host Command ;----- ; INTERRUPT ENDING ADDRESS ;----- ; last address of interrupt vector space I_INTEND EQU I_VEC+$FF ``` A-16 Freescale Semiconductor ### **Ordering Information** Consult a Freescale Semiconductor sales office or authorized distributor to determine product availability and place an order. | Part | Supply<br>Voltage | Package Type | Pin<br>Count | Core<br>Frequency<br>(MHz) | Solder Spheres | Order Number | |----------|-------------------|--------------------------------|--------------|----------------------------|----------------|---------------| | DSP56303 | 3.3 V | Thin Quad Flat Pack (TQFP) | 144 | 100 | Lead-free | DSP56303AG100 | | | | | | | Lead-bearing | DSP56303PV100 | | | | Molded Array Process-Ball Grid | 196 | 100 | Lead-free | DSP56303VL100 | | | | Array (MAP-BGA) | | | Lead-bearing | DSP56303VF100 | #### How to Reach Us: #### **Home Page:** www.freescale.com #### E-mail: support@freescale.com #### **USA/Europe or Locations not listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GMBH Technical Information Center Schatzbogen 7 81829 München, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 1996, 2005.