## High Efficiency, Low Supply Current, Step-Up DC/DC Converter ### **General Description** The RT9263 is a compact, high efficient, step-up DC/DC converter with an adaptive current mode PWM control loop, providing a stable and high efficient operation over a wide range of load currents. It operates in both continuous and discontinuous current modes in stable waveforms without external compensation. The low start-up input voltage below 1V makes RT9263 suitable for 1 to 4 battery cell applications providing up to 400mA output current. The 550kHz high switching rate minimized the size of external components. Besides, the $17\mu A$ low quiescent current together with high efficiency maintains long battery lifetime. ### **Ordering Information** #### Note: RichTek Pb-free and Green products are : - ▶RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶Suitable for use in SnPb or Pb-free soldering processes. - ▶100%matte tin (Sn) plating. ## **Marking Information** For marking information, contact our sales representative directly or through a RichTek distributor located in your area, otherwise visit our website for detail. #### **Features** - 1.0V Low Start-up Input Voltage - High Supply Capability to Deliver 3.3V 100mA with 1V Input Voltage - 17μA Quiescent (Switch-off) Supply Current - 90% Efficiency - 550kHz Fixed Switching Rate - Providing Flexibility for Using Internal and External Power Switches - SOT-89-5 Package - RoHS Compliant and 100% Lead (Pb)-Free ### **Applications** - PDA - Portable Instrument - DSC ## **Pin Configurations** (TOP VIEW) EN 1 5 GND VDD 2 FB 3 4 LX RT9263CCX5 SOT-89-5 RT9263 Preliminary RICH ## **Typical Application Circuit** Figure 1. RT9263CCX5 Typical Application for Portable Instruments below 400mA Figure 2. 0.4A to 1A Output Current Application Figure 3. High Voltage Application (Rm should be added when IL > 100mA) www.richtek.com DS9263-09 March 2007 Figure 4. High Voltage Application with Shutdown Control # **Function Block Diagram** # **Functional Pin Description** | Pin No. | | Pin Name | Pin Function | | |------------|------------|----------|---------------------------------------------------------------------------------------------------------------|--| | RT9263CCX5 | RT9263ECX5 | | Pin Function | | | | 1 | EXT | Output Pin for Driving External NMOS or NPN When driving an NPN, a resistor should be added for limiting base | | | 1 | | EN | Chip Enable Pin (Active High) | | | 2 | 2 | VDD | Input Positive Power Pin of RT9263 | | | 3 | 3 | FB | Feedback Input Pin Internal reference voltage for the error amplifier is 1.25V. | | | 4 | 4 | LX | Pin for Switching | | | 5 | 5 | GND | Ground | | ## **Absolute Maximum Ratings** | • Supply Voltage | –0.3V to 7V | |-----------------------------------------------------------------------------|-----------------------------------------| | LX Pin Switch Voltage | $-0.3$ V to (V <sub>DD</sub> + $0.8$ V) | | Other I/O Pin Voltages | $-0.3V$ to $(V_{DD} + 0.3V)$ | | LX Pin Switch Current | 2.5A | | EXT Pin Driver Current | 30mA | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | SOT89-5 | 0.5W | | Package Thermal Resistance | | | SOT89-5, θ <sub>JA</sub> | 300°C/W | | Operating Junction Temperature | 150°C | | Storage Temperature Range | 65°C to +150°C | ### **Electrical Characteristics** $(V_{IN} = 1.5V, VDD \text{ set to } 3.3V, \text{ Load Current} = 0, T_A = 25^{\circ}C, \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |-----------------------------------------|-------------------------|-----------------------------------------------------|-------|------|-------|--------| | Start-UP Voltage | V <sub>ST</sub> | $I_L = 1mA$ | | 0.98 | 1.05 | V | | Operating VDD Range | $V_{DD}$ | Start-up to I <sub>DD1</sub> > 250μA | 0.8 | | 6.5 * | ٧ | | No Load Current I (V <sub>IN</sub> ) | I <sub>NO LOAD</sub> | $V_{IN} = 1.5V, V_{OUT} = 3.3V$ | - | 47 | | μΑ | | Switch-off Current I (V <sub>DD</sub> ) | I <sub>SWITCH OFF</sub> | V <sub>IN</sub> = 6V | - | 17 | | μΑ | | Shutdown Current I (V <sub>IN</sub> ) | l <sub>OFF</sub> | EN Pin = 0V, V <sub>IN</sub> = 4.5V | | 0.1 | 1 | μΑ | | Feedback Reference Voltage | $V_{REF}$ | Close Loop, V <sub>DD</sub> = 3.3V | 1.225 | 1.25 | 1.275 | ٧ | | Switching Rate | F <sub>S</sub> | $V_{DD} = 3.3V$ | | 550 | | kHz | | Maximum Duty | D <sub>MAX</sub> | $V_{DD} = 3.3V$ | | 92 | | % | | LX ON Resistance | | $V_{DD} = 3.3V$ | | 0.25 | | Ω | | Current Limit Setting | I <sub>LIM</sub> | $V_{DD} = 3.3V$ | | 2 | | Α | | EXT ON Resistance to V <sub>DD</sub> | | $V_{DD} = 3.3V$ | | 40 | | Ω | | EXT ON Resistance to GND | | $V_{DD} = 3.3V$ | | 30 | | Ω | | Line Regulation | $\Delta V_{LINE}$ | $V_{IN} = 1.5 \sim 2.5 \text{V}, I_L = 1 \text{mA}$ | | 10 | | mV/V | | Load Regulation | $\Delta V_{LOAD}$ | $V_{IN} = 2.5V$ , $I_L = 1 \sim 100$ mA | | 0.25 | | mV/mA | | EN Pin Trip Level | | V <sub>DD</sub> = 3.3V | 0.2 | 8.0 | 1.4 | V | | Temperature Stability for FB, LFB, LBI | T <sub>S</sub> | Guaranteed by Design | | 50 | | ppm/°C | | Thermal Shutdown | T <sub>SD</sub> | Guaranteed by Design | | 165 | | °C | | Thermal Shutdown Hysterises | $\DeltaT_{SD}$ | Guaranteed by Design | | 10 | | °C | <sup>\*</sup> Note: The EN pin shall be tied to VDD pin and inhibit to act the ON/OFF state whenever the VDD pin voltage may reach to 5.5V or above. ## **Typical Operating Characteristics** ### **Application Information** #### **Output Voltage Setting** Referring to application circuits Figure 1 to Figure 4 the output voltage of the switching regulator ( $V_{OUT1}$ ) can be set with Equation (1). $$Vout1 = (1 + \frac{R1}{R2}) \times 1.25V$$ (1) #### Feedback Loop Design Referring to application circuits Figure 1 to Figure 4. The selection of R1 and R2 based on the trade-off between quiescent current consumption and interference immunity is stated below: - Follow Equation (1) - Higher R reduces the quiescent current (Path current = 1.25V/R2), however resistors beyond 5MW are not recommended. - Lower R gives better noise immunity, and is less sensitive to interference, layout parasitics, FB node leakage, and improper probing to FB pins. - A proper value of feed forward capacitor parallel with R1 on Figure 1 to Figure 4 can improve the noise immunity of the feedback loops, especially in an improper layout. An empirical suggestion is around 100pF ~ 1nF for feedback resistors of M $\Omega$ , and 10nF ~ 0.1 $\mu$ F for feedback resistors of tens to hundreds K $\Omega$ . For applications without standby or suspend modes, lower values of R1, and R2 are preferred. For applications concerning the current consumption in standby or suspend modes, the higher values of R1, and R2 are needed. Such "high impedance feedback loops" are sensitive to any interference, which require careful layout and avoid any interference, e.g. probing to FB pins. **PRECAUTION 1:** Improper probing to FB pin will cause fluctuation at V<sub>OUT1</sub>. It may damage RT9263 and system chips because V<sub>OUT1</sub> may drastically rise to an over-rated level due to unexpected interference or parasitics being added to FB pin. **PRECAUTION 2**: Disconnecting R1 or short circuit across R2 may also cause similar IC damage as described in precaution 1. PRECAUTION 3: When large R values were used in feedback loops, any leakage in FB node may also cause V<sub>OUT1</sub> voltage fluctuation, and IC damage. To be especially highlight here is when the air moisture frozen and re-melt on the circuit board may cause several mA leakage between IC or component pins. So, when large R values are used in feedback loops, post coating, or some other moisture-preventing processes are recommended. #### **Layout Guide** - A full GND plane without gap break. - V<sub>OUT1</sub> to GND noise bypass Short and wide connection for C2 to Pin2 and Pin5. - $V_{IN}$ to GND noise bypass Add a 100 $\mu$ F capacitor close to L1 inductor, when $V_{IN}$ is not an idea voltage source. - Minimized FB node copper area and keep far away from noise sources. - Minimized parasitic capacitance connecting to LX and EXT nodes, which may cause additional switching loss. ### **Outline Dimension** | Cumbal | Dimensions | In Millimeters | Dimensions In Inches | | | |--------|------------|----------------|----------------------|-------|--| | Symbol | Min | Max | Min | Max | | | А | 1.400 | 1.600 | 0.055 | 0.063 | | | b | 0.360 | 0.508 | 0.014 | 0.020 | | | В | 2.400 | 2.600 | 0.094 | 0.102 | | | b1 | 0.406 | 0.533 | 0.016 | 0.021 | | | С | 3.937 | 4.250 | 0.155 | 0.167 | | | C1 | 0.800 | 1.194 | 0.031 | 0.047 | | | D | 4.400 | 4.600 | 0.173 | 0.181 | | | D1 | 1.397 | 1.700 | 0.055 | 0.067 | | | е | 1.400 | 1.600 | 0.055 | 0.063 | | | Н | 0.356 | 0.430 | 0.014 | 0.017 | | 5-Lead SOT-89 Surface Mount Package ### **Richtek Technology Corporation** Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611 ### **Richtek Technology Corporation** Н Taipei Office (Marketing) 8F, No. 137, Lane 235, Paochiao Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)89191466 Fax: (8862)89191465 Email: marketing@richtek.com