

# MOS INTEGRATED CIRCUIT μ PD44321182, 44321362

# 32M-BIT ZEROSB<sup>™</sup> SRAM PIPELINED OPERATION

#### **Description**

The  $\mu$ PD44321182 is a 2,097,152-word by 18-bit and the  $\mu$ PD44321362 is a 1,048,576-word by 36-bit ZEROSB static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.

The  $\mu$ PD44321182 and  $\mu$ PD44321362 are optimized to eliminate dead cycles for read to write, or write to read transitions. These ZEROSB static RAMs integrate unique synchronous peripheral circuitry, 2-bit burst counter and output buffer as well as SRAM core. All input registers are controlled by a positive edge of the single clock input (CLK).

The  $\mu$ PD44321182 and  $\mu$ PD44321362 are suitable for applications which require synchronous operation, high speed, low voltage, high density and wide bit configuration, such as buffer memory.

ZZ has to be set LOW at the normal operation. When ZZ is set HIGH, the SRAM enters Power Down State ("Sleep"). In the "Sleep" state, the SRAM internal state is preserved. When ZZ is set LOW again, the SRAM resumes normal operation.

The  $\mu$ PD44321182 and  $\mu$ PD44321362 are packaged in 100-pin PLASTIC LQFP with a 1.4 mm package thickness for high density and low capacitive loading.

#### **Features**

- Low voltage core supply :  $V_{DD} = 3.3 \pm 0.165 \text{ V} / 2.5 \pm 0.125 \text{ V}$
- Synchronous operation
- 100 percent bus utilization
- · Internally self-timed write control
- Burst read / write : Interleaved burst and linear burst sequence
- Fully registered inputs and outputs for pipelined operation
- All registers triggered off positive clock edge
- 3.3V or 2.5V LVTTL Compatible : All inputs and outputs
- Fast clock access time: 3.2 ns (200 MHz)
- Asynchronous output enable : /G
- Burst sequence selectable : MODE
- Sleep mode : ZZ (ZZ = Open or Low : Normal operation)
- Separate byte write enable : /BW1 to /BW4 (μPD44321362)

/BW1 and /BW2 (µPD44321182)

- Three chip enables for easy depth expansion
- Common I/O using three state outputs

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with NEC Electronics sales

The mark ★ shows major revised points.

representative for availability and additional information.

# **★** Ordering Information

| Part number       | Access<br>Time | Clock<br>Frequency | Core Supply<br>Voltage | I/O Interface        | Package              |
|-------------------|----------------|--------------------|------------------------|----------------------|----------------------|
|                   | ns             | MHz                | V                      |                      |                      |
| μPD44321182GF-A50 | 3.2            | 200                | 3.3 ± 0.165            | 3.3 V or 2.5 V LVTTL | 100-pin PLASTIC LQFP |
|                   |                |                    | 2.5 ± 0.125            | 2.5 V LVTTL          | (14 x 20)            |
| μPD44321362GF-A50 | 3.2            | 200                | 3.3 ± 0.165            | 3.3 V or 2.5 V LVTTL |                      |
|                   |                |                    | 2.5 ± 0.125            | 2.5 V LVTTL          |                      |

#### **Pin Configurations**

/xxx indicates active low signal.

# 100-pin PLASTIC LQFP (14 × 20) [ $\mu$ PD44321182GF]



Remark Refer to Package Drawings for the 1-pin index mark.



## Pin Identifications

# [µPD44321182GF]

| Symbol          | Pin No.                                        | Description                                        |
|-----------------|------------------------------------------------|----------------------------------------------------|
| A0 to A20       | 37, 36, 35, 34, 33, 32, 100, 99, 82, 81, 44,   | Synchronous Address Input                          |
|                 | 45, 46, 47, 48, 49, 50, 83, 84, 43, 80         |                                                    |
| I/O1 to I/O16   | 58, 59, 62, 63, 68, 69, 72, 73, 8, 9, 12, 13,  | Synchronous Data In,                               |
|                 | 18, 19, 22, 23                                 | Synchronous / Asynchronous Data Out                |
| I/OP1, I/OP2    | 74, 24                                         | Synchronous Data In (Parity),                      |
|                 |                                                | Synchronous / Asynchronous Data Out (Parity)       |
| ADV             | 85                                             | Synchronous Address Load / Advance Input           |
| /CE, CE2, /CE2  | 98, 97, 92                                     | Synchronous Chip Enable Input                      |
| /WE             | 88                                             | Synchronous Write Enable Input                     |
| /BW1, /BW2      | 93, 94                                         | Synchronous Byte Write Enable Input                |
| /G              | 86                                             | Asynchronous Output Enable Input                   |
| CLK             | 89                                             | Clock Input                                        |
| /CKE            | 87                                             | Synchronous Clock Enable Input                     |
| MODE            | 31                                             | Asynchronous Burst Sequence Select Input           |
|                 |                                                | Have to tied to VDD or VSS during normal operation |
| ZZ              | 64                                             | Asynchronous Power Down State Input                |
| V <sub>DD</sub> | 14, 15, 16, 41, 65, 66, 91                     | Power Supply                                       |
| Vss             | 17, 40, 67, 90                                 | Ground                                             |
| VddQ            | 4, 11, 20, 27, 54, 61, 70, 77                  | Output Buffer Power Supply                         |
| VssQ            | 5, 10, 21, 26, 55, 60, 71, 76                  | Output Buffer Ground                               |
| NC              | 1, 2, 3, 6, 7, 25, 28, 29, 30, 38, 39, 42, 51, | No Connection                                      |
|                 | 52, 53, 56, 57, 75, 78, 79, 95, 96             |                                                    |

# 100-pin PLASTIC LQFP (14 × 20) [ $\mu$ PD44321362GF]



Remark Refer to Package Drawings for the 1-pin index mark.



## Pin Identifications

# [*µ*PD44321362GF]

| Symbol            | Pin No.                                       | Description                                        |
|-------------------|-----------------------------------------------|----------------------------------------------------|
| A0 to A19         | 37, 36, 35, 34, 33, 32, 100, 99, 82, 81, 44,  | Synchronous Address Input                          |
|                   | 45, 46, 47, 48, 49, 50, 83, 84, 43            |                                                    |
| I/O1 to I/O32     | 52, 53, 56, 57, 58, 59, 62, 63, 68, 69, 72,   | Synchronous Data In,                               |
|                   | 73, 74, 75, 78, 79, 2, 3, 6, 7, 8, 9, 12, 13, | Synchronous / Asynchronous Data Out                |
|                   | 18, 19, 22, 23, 24, 25, 28, 29                |                                                    |
| I/OP1 to I/OP4    | 51, 80, 1, 30                                 | Synchronous Data In (Parity),                      |
|                   |                                               | Synchronous / Asynchronous Data Out (Parity)       |
| ADV               | 85                                            | Synchronous Address Load / Advance Input           |
| /CE, CE2, /CE2    | 98, 97, 92                                    | Synchronous Chip Enable Input                      |
| /WE               | 88                                            | Synchronous Write Enable Input                     |
| /BW1 to /BW4      | 93, 94, 95, 96                                | Synchronous Byte Write Enable Input                |
| /G                | 86                                            | Asynchronous Output Enable Input                   |
| CLK               | 89                                            | Clock Input                                        |
| /CKE              | 87                                            | Synchronous Clock Enable Input                     |
| MODE              | 31                                            | Asynchronous Burst Sequence Select Input           |
|                   |                                               | Have to tied to VDD or Vss during normal operation |
| ZZ                | 64                                            | Asynchronous Power Down State Input                |
| V <sub>DD</sub>   | 14, 15, 16, 41, 65, 66, 91                    | Power Supply                                       |
| Vss               | 17, 40, 67, 90                                | Ground                                             |
| V <sub>DD</sub> Q | 4, 11, 20, 27, 54, 61, 70, 77                 | Output Buffer Power Supply                         |
| VssQ              | 5, 10, 21, 26, 55, 60, 71, 76                 | Output Buffer Ground                               |
| NC                | 38, 39, 42                                    | No Connection                                      |

## **Block Diagrams**

## [*µ*PD44321182]



## **Burst Sequence**

## [*µ*PD44321182]

# Interleaved Burst Sequence Table (MODE = VDD)

| External Address  | A20 to A2, A1, A0   |
|-------------------|---------------------|
| 1st Burst Address | A20 to A2, A1, /A0  |
| 2nd Burst Address | A20 to A2, /A1, A0  |
| 3rd Burst Address | A20 to A2, /A1, /A0 |

## Linear Burst Sequence Table (MODE = Vss)

| External Address  | A20 to A2, 0, 0 | A20 to A2, 0, 1 | A20 to A2, 1, 0 | A20 to A2, 1, 1 |
|-------------------|-----------------|-----------------|-----------------|-----------------|
| 1st Burst Address | A20 to A2, 0, 1 | A20 to A2, 1, 0 | A20 to A2, 1, 1 | A20 to A2, 0, 0 |
| 2nd Burst Address | A20 to A2, 1, 0 | A20 to A2, 1, 1 | A20 to A2, 0, 0 | A20 to A2, 0, 1 |
| 3rd Burst Address | A20 to A2, 1, 1 | A20 to A2, 0, 0 | A20 to A2, 0, 1 | A20 to A2, 1, 0 |

#### [*µ*PD44321362]



#### **Burst Sequence**

## [*µ*PD44321362]

# Interleaved Burst Sequence Table (MODE = VDD)

| External Address  | A19 to A2, A1, A0   |
|-------------------|---------------------|
| 1st Burst Address | A19 to A2, A1, /A0  |
| 2nd Burst Address | A19 to A2, /A1, A0  |
| 3rd Burst Address | A19 to A2, /A1, /A0 |

## Linear Burst Sequence Table (MODE = Vss)

| External Address  | A19 to A2, 0, 0 | A19 to A2, 0, 1 | A19 to A2, 1, 0 | A19 to A2, 1, 1 |
|-------------------|-----------------|-----------------|-----------------|-----------------|
| 1st Burst Address | A19 to A2, 0, 1 | A19 to A2, 1, 0 | A19 to A2, 1, 1 | A19 to A2, 0, 0 |
| 2nd Burst Address | A19 to A2, 1, 0 | A19 to A2, 1, 1 | A19 to A2, 0, 0 | A19 to A2, 0, 1 |
| 3rd Burst Address | A19 to A2, 1, 1 | A19 to A2, 0, 0 | A19 to A2, 0, 1 | A19 to A2, 1, 0 |

#### **State Diagram**



|         | -                                            |
|---------|----------------------------------------------|
| Command | Operation                                    |
| DS      | Deselect                                     |
| Read    | New Read                                     |
| Write   | New Write                                    |
| Burst   | Burst Read, Burst Write or Continue Deselect |

Remarks 1. States change on the rising edge of the clock.

2. A Stall or Ignore Clock Edge cycle is not shown in the above diagram. This is because /CKE HIGH only blocks the clock (CLK) input and does not change the state of the device.

#### **Asynchronous Truth Table**

| Operation   | /G | I/O             |
|-------------|----|-----------------|
| Read Cycle  | L  | Data-Out        |
| Read Cycle  | Н  | High-Z          |
| Write Cycle | ×  | High-Z, Data-In |
| Deselected  | ×  | High-Z          |

 $\textbf{Remark} \ \times : don't \ care$ 

## **Synchronous Truth Table**

| Operation                    | /CE | CE2 | /CE2 | ADV | /WE | /BWs | /CKE | CLK     | I/O      | Address  | Note |
|------------------------------|-----|-----|------|-----|-----|------|------|---------|----------|----------|------|
| Deselected                   | Н   | ×   | ×    | L   | ×   | ×    | L    | $L\toH$ | High-Z   | None     | 1    |
| Deselected                   | ×   | L   | ×    | L   | ×   | ×    | L    | $L\toH$ | High-Z   | None     | 1    |
| Deselected                   | ×   | ×   | Н    | L   | ×   | ×    | L    | $L\toH$ | High-Z   | None     | 1    |
| Continue Deselected          | ×   | ×   | ×    | Н   | ×   | ×    | L    | $L\toH$ | High-Z   | None     | 1    |
| Read Cycle / Begin Burst     | L   | Н   | L    | L   | Н   | ×    | L    | $L\toH$ | Data-Out | External |      |
| Read Cycle / Continue Burst  | ×   | ×   | ×    | Н   | ×   | ×    | L    | $L\toH$ | Data-Out | Next     |      |
| Write Cycle / Begin Burst    | L   | Н   | L    | L   | L   | L    | L    | $L\toH$ | Data-In  | External |      |
| Write Cycle / Continue Burst | ×   | ×   | ×    | Н   | ×   | L    | L    | $L\toH$ | Data-In  | Next     |      |
| Write Cycle / Write Abort    | L   | Н   | L    | L   | L   | Н    | L    | $L\toH$ | High-Z   | External |      |
| Write Cycle / Write Abort    | ×   | ×   | ×    | Н   | ×   | Н    | L    | $L\toH$ | High-Z   | Next     |      |
| Stall / Ignore Clock Edge    | ×   | ×   | ×    | ×   | ×   | ×    | Н    | $L\toH$ | -        | Current  | 2    |

Notes 1. Deselect status is held until new "Begin Burst" entry.

2. If an Ignore Clock Edge command occurs during a read operation, the I/O bus will remain active (Low-impedance). If it occurs during a write cycle, the bus will remain High impedance. No write operation will be performed during the Ignore Clock Edge cycle.

## **Remarks 1.** $\times$ : don't care

2. /BWs = L means any one or more byte write enables (/BW1, /BW2, /BW3 or /BW4) are LOW. /BWs = H means all byte write enables (/BW1, /BW2, /BW3 or /BW4) are HIGH.



## **Partial Truth Table for Write Enables**

# [µPD44321182]

| Operation                                | /WE | /BW1 | /BW2 |
|------------------------------------------|-----|------|------|
| Read Cycle                               | Н   | ×    | ×    |
| Write Cycle / Byte 1 (I/O [1:8], I/OP1)  | L   | L    | Н    |
| Write Cycle / Byte 2 (I/O [9:16], I/OP2) | L   | Н    | L    |
| Write Cycle / All Bytes                  | L   | L    | L    |
| Write Abort / NOP                        | L   | Н    | Н    |

Remark ×: don't care

# [µPD44321362]

| Operation                                 | /WE | /BW1 | /BW2 | /BW3 | /BW4 |
|-------------------------------------------|-----|------|------|------|------|
| Read Cycle                                | Н   | ×    | ×    | ×    | ×    |
| Write Cycle / Byte 1 (I/O [1:8], I/OP1)   | L   | L    | Н    | Н    | Н    |
| Write Cycle / Byte 2 (I/O [9:16], I/OP2)  | L   | Н    | L    | Н    | Н    |
| Write Cycle / Byte 3 (I/O [17:24], I/OP3) | L   | Н    | Н    | L    | Н    |
| Write Cycle / Byte 4 (I/O [25:32], I/OP4) | L   | Н    | Н    | Н    | L    |
| Write Cycle / All Bytes                   | L   | L    | L    | L    | L    |
| Write Abort / NOP                         | L   | Н    | Н    | Н    | Н    |

Remark ×: don't care

# ZZ (Sleep) Truth Table

| ZZ                        | Chip Status |
|---------------------------|-------------|
| ≤ 0.2 V                   | Active      |
| Open                      | Active      |
| ≥ V <sub>DD</sub> – 0.2 V | Sleep       |

## **Electrical Specifications**

#### **Absolute Maximum Ratings**

| Parameter              | Symbol            | Conditions | MIN.      | TYP. | MAX.                    | Unit |
|------------------------|-------------------|------------|-----------|------|-------------------------|------|
| Supply voltage         | V <sub>DD</sub>   |            | -0.5      |      | +4.0                    | V    |
| Output supply voltage  | V <sub>DD</sub> Q |            | -0.5      |      | V <sub>DD</sub>         | V    |
| Input voltage          | VIN               |            | -0.5 Note |      | V <sub>DD</sub> + 0.5   | V    |
| Input / Output voltage | V <sub>I/O</sub>  |            | -0.5 Note |      | V <sub>DD</sub> Q + 0.5 | V    |
| Operating ambient      | TA                |            | 0         |      | 70                      | °C   |
| temperature            |                   |            |           |      |                         |      |
| Storage temperature    | Tstg              |            | -55       |      | +125                    | °C   |

Note -2.0 V (MIN.) (Pulse width: 2 ns)

Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### Recommended DC Operating Conditions (VDD = 3.3 ± 0.165 V)

(1/2)

|   | Parameter                | Symbol            | Conditions | MIN.      | TYP. | MAX.                    | Unit |
|---|--------------------------|-------------------|------------|-----------|------|-------------------------|------|
|   | Supply voltage           | V <sub>DD</sub>   |            | 3.135     | 3.3  | 3.465                   | ٧    |
|   | 2.5 V LVTTL Interface    |                   |            |           |      |                         |      |
|   | Output supply voltage    | V <sub>DD</sub> Q |            | 2.375     | 2.5  | 2.9                     | V    |
| * | High level input voltage | VIH               |            | 2.0       |      | V <sub>DD</sub> Q + 0.3 | V    |
|   | Low level input voltage  | VIL               |            | -0.3 Note |      | +0.7                    | V    |
|   | 3.3 V LVTTL Interface    |                   |            |           | _    |                         |      |
|   | Output supply voltage    | V <sub>DD</sub> Q |            | 3.135     | 3.3  | 3.465                   | V    |
|   | High level input voltage | VIH               |            | 2.0       |      | V <sub>DD</sub> Q + 0.3 | V    |
|   | Low level input voltage  | VIL               |            | -0.3 Note |      | +0.8                    | V    |

Note -0.8 V (MIN.) (Pulse width: 2 ns)

#### Recommended DC Operating Conditions (VDD = 2.5 ± 0.125 V)

(2/2)

| Parameter                | Symbol            | Conditions | MIN.      | TYP. | MAX.                    | Unit |
|--------------------------|-------------------|------------|-----------|------|-------------------------|------|
| Supply voltage           | V <sub>DD</sub>   |            | 2.375     | 2.5  | 2.625                   | V    |
| Output supply voltage    | V <sub>DD</sub> Q |            | 2.375     | 2.5  | 2.625                   | V    |
| High level input voltage | VIH               |            | 1.7       |      | V <sub>DD</sub> Q + 0.3 | V    |
| Low level input voltage  | VIL               |            | -0.3 Note |      | +0.7                    | V    |

Note -0.8 V (MIN.) (Pulse width: 2 ns)



# DC Characteristics (V<sub>DD</sub> = $3.3 \pm 0.165$ V or $2.5 \pm 0.125$ V)

| Parameter                                                    | Symbol                                                                | Test condition                                                                         | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| Input leakage current                                        | lu                                                                    | V <sub>IN</sub> (except ZZ, MODE) = 0 V to V <sub>DD</sub>                             | -2   |      | +2   | μΑ   |
| I/O leakage current                                          | ILO                                                                   | V <sub>I/O</sub> = 0 V to V <sub>DD</sub> Q, Outputs are disabled.                     |      | +2   | μΑ   |      |
| Operating supply current                                     | IDD                                                                   | Device selected, Cycle = MAX.                                                          |      |      | 410  | mA   |
|                                                              |                                                                       | $V_{IN} \le V_{IL} \text{ or } V_{IN} \ge V_{IH}, I_{I/O} = 0 \text{ mA}$              |      |      |      |      |
| Standby supply current                                       | ndby supply current I <sub>SB</sub> Device deselected, Cycle = 0 MHz, |                                                                                        |      |      | 70   | mA   |
|                                                              |                                                                       | $V_{IN} \le V_{IL}$ or $V_{IN} \ge V_{IH}$ , All inputs are static.                    |      |      |      |      |
|                                                              | I <sub>SB1</sub>                                                      | Device deselected, Cycle = 0 MHz,                                                      |      |      | 60   |      |
|                                                              |                                                                       | $V_{\text{IN}} \le 0.2 \text{ V or } V_{\text{IN}} \ge V_{\text{DD}} - 0.2 \text{ V},$ |      |      |      |      |
| $V_{\text{I/O}} \leq 0.2 \text{ V}$ , All inputs are static. |                                                                       | V <sub>I/O</sub> ≤ 0.2 V, All inputs are static.                                       |      |      |      |      |
|                                                              | I <sub>SB2</sub>                                                      | Device deselected, Cycle = MAX.                                                        |      |      | 130  |      |
|                                                              |                                                                       | $V_{IN} \le V_{IL} \text{ or } V_{IN} \ge V_{IH}$                                      |      |      |      |      |
| Power down supply current                                    | Isbzz                                                                 | $ZZ \ge V_{DD} - 0.2 \text{ V}, V_{I/O} \le V_{DD}Q + 0.2 \text{ V}$                   |      |      | 60   | mA   |
| 2.5 V LVTTL Interface                                        |                                                                       |                                                                                        |      |      |      |      |
| High level output voltage                                    | Vон                                                                   | Iон = -2.0 mA                                                                          | 1.7  |      |      | V    |
| Іон = -1.0 mA                                                |                                                                       | I <sub>OH</sub> = -1.0 mA                                                              | 2.1  |      |      |      |
| Low level output voltage                                     | Vol                                                                   | IoL = +2.0 mA                                                                          |      |      | 0.7  | V    |
| IoL=                                                         |                                                                       | I <sub>OL</sub> = +1.0 mA                                                              |      |      | 0.4  |      |
| 3.3 V LVTTL Interface                                        |                                                                       |                                                                                        |      |      |      |      |
| High level output voltage                                    | Vон                                                                   | lон = -4.0 mA 2.4                                                                      |      |      |      | V    |
| Low level output voltage                                     | Vol                                                                   | I <sub>OL</sub> = +8.0 mA                                                              |      |      | 0.4  | V    |

# Capacitance (T<sub>A</sub> = 25 °C, f = 1MHz)

| Parameter                  | Symbol           | Test condition         | MIN. | TYP. | MAX. | Unit |
|----------------------------|------------------|------------------------|------|------|------|------|
| Input capacitance          | Cin              | V <sub>IN</sub> = 0 V  |      |      | 6.0  | pF   |
| Input / Output capacitance | C <sub>I/O</sub> | V <sub>1/O</sub> = 0 V |      |      | 8.0  | pF   |
| Clock input capacitance    | Cclk             | V <sub>clk</sub> = 0 V |      |      | 6.0  | pF   |

 $\textbf{Remark}\;$  These parameters are periodically sampled and not 100% tested.

#### AC Characteristics ( $V_{DD} = 3.3 \pm 0.165 \text{ V or } 2.5 \pm 0.125 \text{ V}$ )

#### **AC Test Conditions**

#### 2.5 V LVTTL Interface

Input waveform (Rise / Fall time ≤ 2.4 ns)



#### **Output waveform**



#### 3.3 V LVTTL Interface

Input waveform (Rise / Fall time ≤ 3.0 ns)



#### **Output waveform**



## **Output load condition**

C<sub>L</sub>: 30 pF

5 pF (TKHQX1, TKHQX2, TGLQX, TGHQZ, TKHQZ)

## Figure External load at test



Remark C<sub>L</sub> includes capacitances of the probe and jig, and stray capacitances.



#### **Read and Write Cycle**

| Parameter      |                  | Syn      | nbol  | -A50 (20 | 00 MHz) | Unit | Notes |
|----------------|------------------|----------|-------|----------|---------|------|-------|
|                |                  | Standard | Alias | MIN.     | MAX.    |      |       |
| Cycle time     |                  | TKHKH    | TCYC  | 5        | -       | ns   |       |
| Clock access   | time             | TKHQV    | TCD   | _        | 3.2     | ns   |       |
| Output enable  | access time      | TGLQV    | TOE   | _        | 3.2     | ns   |       |
| Clock high to  | output active    | TKHQX1   | TDC1  | 1.5      | -       | ns   | 1, 2  |
| Clock high to  | output change    | TKHQX2   | TDC2  | 1.5      | _       | ns   |       |
| Output enable  | to output active | TGLQX    | TOLZ  | 0        | _       | ns   | 1     |
| Output disable | to output High-Z | TGHQZ    | TOHZ  | 0        | 3.2     | ns   | 1     |
| Clock high to  | output High-Z    | TKHQZ    | TCZ   | 1.5      | 3.2     | ns   | 1, 2  |
| Clock high pul | se width         | TKHKL    | TCH   | 1.8      | -       | ns   |       |
| Clock low puls | se width         | TKLKH    | TCL   | 1.8      | _       | ns   |       |
| Setup times    | Address          | TAVKH    | TAS   | 1.5      | _       | ns   |       |
|                | Address advance  | TADVVKH  | TADVS |          |         |      |       |
|                | Clock enable     | TEVKH    | TCES  |          |         |      |       |
|                | Chip enable      | TCVKH    | TCSS  |          |         |      |       |
|                | Data in          | TDVKH    | TDS   |          |         |      |       |
|                | Write enable     | TWVKH    | TWS   |          |         |      |       |
| Hold times     | Address          | TKHAX    | TAH   | 0.5      | -       | ns   | 3     |
|                | Address advance  | TKHADVX  | TADVH | (1.0)    | (–)     |      |       |
|                | Clock enable     | TKHEX    | TCEH  |          |         |      |       |
|                | Chip enable      | TKHCX    | TCSH  |          |         |      |       |
|                | Data in          | TKHDX    | TDH   |          |         |      |       |
|                | Write enable     | TKHWX    | TWH   |          |         |      |       |
| Power down e   | entry time       | TZZE     | TZZE  | _        | 10      | ns   |       |
| Power down re  | ecovery time     | TZZR     | TZZR  | _        | 10      | ns   |       |

**Notes 1.** Transition is measured  $\pm 200$  mV from steady state.

- 2. To avoid bus contention, the output buffers are designed such that TKHQZ (device turn-off) is faster than TKHQX1 (device turn-on) at a given temperature and voltage. The specs as shown do not imply bus contention because TKHQX1 is a min. parameter that is worse case at totally different conditions (TA min., VDD max.) than TKHQZ, which is a max. parameter (worse case at TA max., VDD min.).
- 3. These values apply when  $V_{DD}$  = 3.3 V  $\pm 0.165$  V with a 3.3 V LVTTL interface, or when  $V_{DD}$  = 2.5 V  $\pm 0.125$  V with a 2.5 V LVTTL interface.

Values in parentheses apply when  $V_{DD}$  = 3.3 V  $\pm 0.165$  V with a 2.5 V LVTTL interface.

#### **READ / WRITE CYCLE**



Notes 1. /CEs refers to /CE, CE2 and /CE2. When /CEs is LOW, /CE and /CE2 are LOW and CE2 is HIGH. When /CEs is HIGH, /CE and /CE2 are HIGH and CE2 is LOW.

**2.** /BWs refers to /BW1, /BW2, /BW3 and /BW4. When /BWs is LOW, any one or more byte write enables (/BW1, /BW2, /BW3 or /BW4) are LOW.

#### NOP, STALL AND DESELECT CYCLE



#### **POWER DOWN (ZZ) CYCLE**



**Note** /WE or /CEs must be held HIGH at CLK rising edge (clock edge No.2 and No.3 in this figure) prior to power down state entry.

# **Package Drawing**

# 100-PIN PLASTIC LQFP (14x20)



detail of lead end





NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 22.0±0.2               |
| В    | 20.0±0.2               |
| С    | 14.0±0.2               |
| D    | 16.0±0.2               |
| F    | 0.825                  |
| G    | 0.575                  |
| Н    | $0.32^{+0.08}_{-0.07}$ |
| I    | 0.13                   |
| J    | 0.65 (T.P.)            |
| K    | 1.0±0.2                |
| L    | 0.5±0.2                |
| М    | $0.17^{+0.06}_{-0.05}$ |
| N    | 0.10                   |
| Р    | 1.4                    |
| Q    | 0.125±0.075            |
| R    | 3°+7°<br>-3°           |
| S    | 1.7 MAX.               |

S100GF-65-8ET-1

# **Recommended Soldering Condition**

Please consult with our sales offices for soldering conditions of the  $\mu$ PD44321182 and  $\mu$ PD44321362.

# **Types of Surface Mount Devices**

 $\mu$ PD44321182GF : 100-pin PLASTIC LQFP (14 x 20)  $\mu$ PD44321362GF : 100-pin PLASTIC LQFP (14 x 20)



# **Revision History**

| Edition/     | Page          |            | Page         |                            | Type of                                             | Location | Description |
|--------------|---------------|------------|--------------|----------------------------|-----------------------------------------------------|----------|-------------|
| Date         | This Previous |            | revision     |                            | (Previous edition $\rightarrow$ This edition)       |          |             |
|              | edition       | edition    |              |                            |                                                     |          |             |
| 5th edition/ | Throughout    | Throughout | Modification | -                          | Preliminary Data Sheet $\rightarrow$ Data Sheet     |          |             |
| Apr. 2005    |               |            | Deletion     | _                          | -A60, -A50Y, -A60Y                                  |          |             |
|              | p.12          | p.12       | Modification | Recommended DC             | $V_{\text{IH}}$ (MIN.): 1.7 $V \rightarrow$ 2.0 $V$ |          |             |
|              |               |            |              | Operating Conditions (1/2) |                                                     |          |             |

[MEMO]

#### NOTES FOR CMOS DEVICES —

#### (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{\rm IL}$  (MAX) and  $V_{\rm IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{\rm IL}$  (MAX) and  $V_{\rm IH}$  (MIN).

## **②** HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### ③ PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### **4) STATUS BEFORE INITIALIZATION**

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

#### 5 POWER ON/OFF SEQUENCE

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

#### **6** INPUT OF SIGNAL DURING POWER OFF STATE

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

ZEROSB is a trademark of NEC Electronics Corporation.

- The information in this document is current as of April, 2005. The information is subject to change
  without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or
  data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all
  products and/or types are available in every country. Please check with an NEC Electronics sales
  representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior
  written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may
  appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual
  property rights of third parties by or arising from the use of NEC Electronics products listed in this document
  or any other liability arising from the use of such products. No license, express, implied or otherwise, is
  granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of a customer's equipment shall be done under the full
  responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by
  customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".
  - The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

#### (Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).