## **OKI** Semiconductor

This version: Aug. 1998 Previous version: Nov. 1996

## **MSM7620**

**Echo Canceler** 

#### GENERAL DESCRIPTION

The MSM7620 is an improved version of the MSM7520 with the same basic configuration. The MSM7620 includes following improvements: a modified through mode, timing control of the control pin input, and a thinner package. The MSM7620 also provides a pin-for-pin replacement with the MSM7520.

The MSM7620 is a low-power CMOS IC device for canceling echo (in an acoustic system or telephone line) generated in a speech path.

Echo is canceled (in digital signal processing) by estimating the echo path and generating a pseudo-echo signal.

Used as an acoustic echo canceler, the MSM7620 cancels the acoustic echo between the loud speaker and the microphone which occurs during hands free communication, such as on a car phone or a conference system phone.

Used as a line echo canceler, the device cancels the line echo impedance mismatching in a hybrid. In addition, a quality conversation is made possible by controlling the level and preventing howling with a howling detector, double talk detector, attenuation function and a gain control function, and by controlling the low level noise with a center clipping function.

The MSM7620 I/O interface supports  $\mu$ -law PCM. The use of a single chip CODEC, such as the MSM7543, allows the configuration an economic and efficient echo canceler to be configured.

Note: If the object is to cancel line echo, the use of the MSM7602 is recommended, for the MSM7602 is provided with a howling detect control pin. In addition, the MSM7602, while having characteristics equivalent to the MSM7620, is packaged small.

#### **FEATURES**

Handles both acoustic echoes and telephone line echoes.

• Cancelable echo delay time:

MSM7620-001 ...... For a single chip: 23 ms (max.)

MSM7620-011..... For a cascade connection (can also be used for a single chip)

Master chip: 23 ms (max.) Slave chip: 31 ms (max.)

Cancelable up to 213 ms (one master plus six slaves)

For a single chip: 23 ms (max.)

• Echo attenuation : 30 dB (typ.)

• Clock frequency : 18 MHz (36 MHz cannot be used)

External input and internal oscillator circuit are provided.

• Power supply voltage : 5 V (4.5 V to 5.5 V)

• Power consumption : 150 mW (typ.) When powered down: 20 mW (typ.)

Package options:

32-pin plastic SSOP (SSOP32-P-640-0.80-K) (Product name : MSM7620-001GS-K) 64-pin plastic QFP (QFP64-P-1414-0.80-BK) (Product name : MSM7620-011GS-BK)

# BLOCK DIAGRAM MSM7620-001 (Single chip only)



#### MSM7620-011 (Cascade connection or Single chip)



<sup>\*</sup> If the MSM7620-011 is used in the slave mode, only the diagonally hatched blocks and the pins marked with \* are used.

#### **PIN CONFIGURATION (TOP VIEW)**



32-Pin Plastic SSOP

| Pin | Symbol          | Pin | Symbol          | Pin | Symbol   | Pin | Symbol          |
|-----|-----------------|-----|-----------------|-----|----------|-----|-----------------|
| 1   | *               | 9   | SIN             | 17  | *        | 25  | SCK0            |
| 2   | NLP             | 10  | RIN             | 18  | *        | 26  | *               |
| 3   | HCL             | 11  | SCK             | 19  | *        | 27  | RST             |
| 4   | ADP             | 12  | SYNC            | 20  | X1/CLKIN | 28  | WDT             |
| 5   | V <sub>SS</sub> | 13  | SOUT            | 21  | X2       | 29  | GC              |
| 6   | ATT             | 14  | ROUT            | 22  | *        | 30  | *               |
| 7   | ĪNT             | 15  | *               | 23  | PWDWN    | 31  | *               |
| 8   | ĪRLD            | 16  | V <sub>SS</sub> | 24  | SYNCO    | 32  | V <sub>DD</sub> |

<sup>\*:</sup> No connect pin

Note: Pin 26 of the MSM7520 is CKSEL, while that of the MSM7620 is in open state. It is possible to replace the MSM7520 with the MSM7620.



64-Pin Plastic SSOP

| Pin | Symbol          | Pin | Symbol | Pin | Symbol          | Pin | Symbol   |
|-----|-----------------|-----|--------|-----|-----------------|-----|----------|
| 1   | NLP             | 17  | *      | 33  | PD12            | 49  | *        |
| 2   | HCL             | 18  | *      | 34  | PD13            | 50  | *        |
| 3   | ADP             | 19  | PD0    | 35  | X1/CLKIN        | 51  | PD14     |
| 4   | MS              | 20  | PD1    | 36  | X2              | 52  | PD15     |
| 5   | ATT             | 21  | PD2    | 37  | *               | 53  | *        |
| 6   | ĪNT             | 22  | PD3    | 38  | PWDWN           | 54  | SF2      |
| 7   | *               | 23  | PD4    | 39  | *               | 55  | 0F1      |
| 8   | ĪRLD            | 24  | PD5    | 40  | SYNCO           | 56  | *        |
| 9   | *               | 25  | PD6    | 41  | SCKO            | 57  | *        |
| 10  | SIN             | 26  | PD7    | 42  | *               | 58  | *        |
| 11  | RIN             | 27  | PD8    | 43  | *               | 59  | SF1      |
| 12  | SCK             | 28  | PD9    | 44  | RST             | 60  | 0F2      |
| 13  | SYNC            | 29  | PD10   | 45  | WDT             | 61  | *        |
| 14  | SOUT            | 30  | PD11   | 46  | GC              | 62  | $V_{DD}$ |
| 15  | ROUT            | 31  | *      | 47  | V <sub>DD</sub> | 63  | *        |
| 16  | V <sub>SS</sub> | 32  | *      | 48  | V <sub>DD</sub> | 64  | *        |

<sup>\*:</sup> No connect pin

Note: Pins 43,53, and 61 of the MSM7520 are CKSEL, V<sub>DD</sub>, and TST2 respectively. While these pins of the MSM7620 are in open state, it is possible to replace the MSM7520 with the MSM7620.

#### **PIN DESCRIPTIONS (1/5)**

| Р              | in            |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|----------------|---------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 32-pin<br>SSOP | 64-pin<br>QFP | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 2              | 1             | NLP    | I    | The control pin for the center clipping function. This forces the SOUT output to a minimum value (FF) when the SOUT signal is below -54 dBm0. Effective for reducing low-level noise.  • Single Chip or Master Chip in a Cascade Connection  "H": Center clip ON  "L": Center clip OFF  • Slave Chip in a Cascade Connection  Fixed at "L"  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal.                                                                                                                         |  |  |  |
| 3              | 2             | HCL    | I    | The through mode control.  When this pin is in the through mode, RIN and SIN data are output to ROUT and SOUT. At the same time, the coefficient of the adaptive FIR filter is cleared.  • Single Chip or Master Chip in a Cascade Connection  "H": Through mode  "L": Normal mode (echo canceler operates)  • Slave Chip in a Cascade Connection  Same as master  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal.                                                                                                  |  |  |  |
| 4              | 3             | ADP    | I    | AFF coefficient control pin. This pin stops updating of the adaptive FIR filter (AFF) coefficient and sets the coefficient to a fixed value, when this pin is configured to be the coefficient fix mode.  This pin is used when holding the AFF coefficient which has been once converged.  Single Chip or Master Chip in a Cascade Connection  "H": Coefficient fix mode  "L": Normal mode (coefficient update)  Slave Chip in a Cascade Connection  Fixed at "L"  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal. |  |  |  |
| _              | 4             | MS     | I    | Selection of the Master Chip and slave chip when used in a cascade connection.  "L": Single chip or master chip "H": Slave chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |

#### (2/5)

| Р              | in            |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------|---------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32-pin<br>SSOP | 64-pin<br>QFP | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6              | 5             | ATT    |      | Control for the ATT function that prevents howling by attenuators (ATT) for the RIN input and SOUT output.  If there is input only to RIN, then the ATT for the SOUT output is activated.  If there is no input to SIN, or if there is input to both SIN and RIN, the ATT for the RIN input is activated.  Either the ATT for the RIN output or the ATT for the SOUT is always activated in all cases, and the attenuation of ATT is 6 dB.  • Single Chip or Master Chip in a Cascade Connection  "H": ATT OFF  "L": ATT ON  "L" is recommended for echo cancellation.  • Slave Chip in a Cascade Connection  • Fixed at "L"  This input signal is loaded in synchronization with the falling edge of the INT signal or the rising edge of the RST signal. |
| 7              | 6             | ĪNT    | I    | Interrupt signal which starts 1 cycle (8 kHz) of the signal processing.  Signal processing starts when H-to-L transition is detected.  • Single Chip or Master Chip in a Cascade Connection  Connect the IRLD pin.  • Slave Chip in a Cascade Connection  Connect the IRLD pin of the master chip.  INT input is invalid for 100 µs after reset due to initialization. Refer to the control pin connection example.                                                                                                                                                                                                                                                                                                                                        |
| 8              | 8             | ĪRLD   | 0    | Load detection signal when the SIN and RIN serial input data is loaded in the internal registers.  • Single Chip  Connect to the INT pin.  • Master Chip in a Cascade Connection  Connect to the INT pin of the master chip and all the slave chips.  • Slave Chip in a Cascade Connection  Leave open.  Refer to the control pin connection example.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9              | 10            | SIN    | I    | Transmit serial data. Input the $\mu$ -law PCM signal synchronized to SYNC and SCK. Data is read in at the fall of SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### (3/5)

| P              | in            |          |      |                                                                                                                                                                                                                                                                                                                                              |
|----------------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32-pin<br>SSOP | 64-pin<br>QFP | Symbol   | Туре | Description                                                                                                                                                                                                                                                                                                                                  |
| 10             | 11            | RIN      | I    | Receive serial data.  Input the µ-law PCM signal synchronized to SYNC and SCK. Data is read in at the fall of SCK.                                                                                                                                                                                                                           |
| 11             | 12            | SCK      | I    | Clock pin for transmit/receive serial data. This pin uses the external SCK or the SCKO. Input the PCM CODEC transmit/receive clock (64 to 2048 kHz).                                                                                                                                                                                         |
| 12             | 13            | SYNC     | I    | Sync signal for transmit/receive serial data. This pin uses the external SYNC or SYNCO. Input the PCM CODEC transmit/receive sync signal (8 kHz).                                                                                                                                                                                            |
| 13             | 14            | SOUT     | 0    | Transmit serial data. This pin outputs the $\mu$ -law PCM signal synchronized to SYNC and SCK. This pin is in a high impedance state while there is no data output.                                                                                                                                                                          |
| 14             | 15            | ROUT     | 0    | Receive serial data. This pin outputs the $\mu$ -law PCM signal synchronized to SYNC and SCK. This pin is in a high impedance state while there is no data output.                                                                                                                                                                           |
| _              | 19            | PD0      | 1/0  | Bidirectional bus for parallel data transfer between the Master Chip and Slave Chip when used in a cascade connection.                                                                                                                                                                                                                       |
| _              | 30            | PD11     |      | The PD15 pin corresponds to MSB.                                                                                                                                                                                                                                                                                                             |
| _              | 33            | PD12     |      | This pin is in a high impedance state while there is no data output. Data                                                                                                                                                                                                                                                                    |
|                | 34            | PD13     |      | is loaded in at the falling edge of SFx.                                                                                                                                                                                                                                                                                                     |
|                | 51            | PD14     |      |                                                                                                                                                                                                                                                                                                                                              |
|                | 52            | PD15     |      |                                                                                                                                                                                                                                                                                                                                              |
| 20             | 35            | X1/CLKIN | I    | External input for the basic clock or for the crystal oscillator. Input the basic clock (18 MHz). Refer to the internal clock generator circuit example.                                                                                                                                                                                     |
| 21             | 36            | X2       | 0    | Crystal oscilator. Used to configure the oscillation circuit. Refer to the internal clock generator circuit example. When inputting the basic clock externally, insert a 5 pF capacitor with excellent high frequency characteristics between X2 and GND.                                                                                    |
| 23             | 38            | PWDWN    |      | Power-down mode control.  "L": Power-down mode  "H": Normal operation mode  During power-down, all input pins are disabled and output pins are in the following sates:  High impedance: SOUT, ROUT, PD0 to 15  "L": SYNCO, SCKO  "H": OF1, OF2  Holds the last state: WDT, IRLD  Not affected: X2, MCKO  Reset after power-down is released. |

#### (4/5)

| Р              | in            |        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|---------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32-pin<br>SSOP | 64-pin<br>QFP | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 24             | 40            | SYNCO  | 0    | 8 kHz sync signal for the PCM CODEC. Connect this pin to the SYNC pin and the PCM CODEC transmit/receive sync pin. Leave it open if using an external SYNC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 25             | 41            | SCKO   | 0    | Transmit clock signal (200 kHz) for the PCM CODEC. Connect this pin to the SCK pin and the PCM CODEC transmit/receive clock pin. Not affected by reset. Outputs "0" during power-down. Leave it open if using an external SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 27             | 44            | RST    | I    | Reset signal.  "L": Reset mode  "H": Normal operation mode  During initialization, input signals, except for PWDWN are disabled for 100 µs after reset (after RST is returned from "L" to "H").  Input the basic clock during the reset.  Output pins during reset are in the following sates:  High impedance: SOUT, ROUT, PD0 to 15  "L": WDT  "H": OF1, OF2  Not affected: X2, SYNCO, SCKO, IRLD, MCKO                                                                                                                                                                                                                                                                                                              |
| 28             | 45            | WDT    | 0    | Test pin. Leave this pin open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 29             | 46            | GC     | I    | Input signal for the gain controller when RIN input is controlled and the RIN input level is controlled and howling is prevented.  The gain controller adjusts the RIN input level when it is -20 dBm0 or above. RIN input levels from -20 to -11.5 dBm0 will be suppressed to -20 dBm0 in the attenuation range from 0 to 8.5 dB.  RIN input levels above -11.5 dBm0 will always be attenuated by 8.5 dB.  • Single Chip or Master Chip in a Cascade Connection  "H": Gain control ON  "L": Gain control OFF  "H" is recommended for echo cancellation.  • Slave Chip in a Cascade Connection  Fixed at "L"  This pin is loaded in synchronization with the falling edge of the INT signal or the rising edge of RST. |

#### (5/5)

| Р      | in     |        |      |                                                                  |  |  |
|--------|--------|--------|------|------------------------------------------------------------------|--|--|
| 32-pin | 64-pin | Symbol | Туре | Description                                                      |  |  |
| SSOP   | QFP    |        |      |                                                                  |  |  |
| _      | 54     | SF2    | 1    | Parallel data transfer flag.                                     |  |  |
|        |        |        |      | Single Chip                                                      |  |  |
|        |        |        |      | Fixed at "H"                                                     |  |  |
|        |        |        |      | Master Chip in a Cascade Connection                              |  |  |
|        |        |        |      | Fixed at "H"                                                     |  |  |
|        |        |        |      | • Slave Chip in a Cascade Connection                             |  |  |
|        |        |        |      | Connect OF2 of the master chip to the first stage slave chip.    |  |  |
|        |        |        |      | Connect OF1 of the previous stage slave chip to the second and   |  |  |
|        |        |        |      | later stage slave chips.                                         |  |  |
|        |        |        |      | Refer to the control pin connection example.                     |  |  |
| _      | 55     | 0F1    | 0    | Parallel data transfer flag.                                     |  |  |
|        |        |        |      | Single Chip                                                      |  |  |
|        |        |        |      | Leave this pin open.                                             |  |  |
|        |        |        |      | Master Chip in a Cascade Connection                              |  |  |
|        |        |        |      | Connect to the SF1 of all slaves.                                |  |  |
|        |        |        |      | Slave chip in a Cascade Connection                               |  |  |
|        |        |        |      | Connect to the SF2 of the next stage slave chip.                 |  |  |
|        |        |        |      | Connect the last stage slave chip to the SF1 of the master chip. |  |  |
|        |        |        |      | Refer to the control pin connection example.                     |  |  |
| _      | 59     | SF1    | 1    | Parallel data transfer flag.                                     |  |  |
|        |        |        |      | Single Chip                                                      |  |  |
|        |        |        |      | Connect <del>OF2</del> .                                         |  |  |
|        |        |        |      | Master Chip in a Cascade Connection                              |  |  |
|        |        |        |      | Connect OF1 of the last stage slave chip.                        |  |  |
|        |        |        |      | • Slave Chip in a Cascade Connection                             |  |  |
|        |        |        |      | Connect OF1 of master chip for all slave chips.                  |  |  |
|        |        |        |      | Refer to the control pin connection example.                     |  |  |
| _      | 60     | 0F2    | 0    | Parallel data output flag.                                       |  |  |
|        |        |        |      | • Single Chip                                                    |  |  |
|        |        |        |      | Connect to SF1.                                                  |  |  |
|        |        |        |      | Master Chip in a Cascade Connection                              |  |  |
|        |        |        |      | Connect to $\overline{SF2}$ of the first stage slave chip.       |  |  |
|        |        |        |      | Slave Chip in a Cascade Connection                               |  |  |
|        |        |        |      | Leave open.                                                      |  |  |
|        |        |        |      | Refer to the control pin connection example.                     |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter            | Symbol           | Condition | Rating                        | Unit |
|----------------------|------------------|-----------|-------------------------------|------|
| Power Supply Voltage | V <sub>DD</sub>  |           | -0.3 to +7                    | V    |
| Input Voltage        | V <sub>IN</sub>  | Ta = 25°C | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Power Dissipation    | P <sub>D</sub>   |           | 1                             | W    |
| Storage Temperature  | T <sub>STG</sub> | _         | -55 to +150                   | °C   |

#### RECOMMENDED OPERATING CONDITIONS

| Parameter             | Symbol          | Condition          | Min. | Тур. | Max.     | Unit |
|-----------------------|-----------------|--------------------|------|------|----------|------|
| Power Supply Voltage  | V <sub>DD</sub> | <del>_</del>       | 4.5  | 5    | 5.5      | V    |
| Power Supply Voltage  | V <sub>SS</sub> | <del>_</del>       | _    | 0    | _        | ٧    |
| Innut High Voltage    | V               | Pins other than X1 | 2.4  | _    | $V_{DD}$ | V    |
| Input High Voltage    | V <sub>IH</sub> | X1 pin             | 3.5  | _    | $V_{DD}$ | ٧    |
| Input Low Voltage     | V <sub>IL</sub> | _                  | 0    | _    | 0.8      | ٧    |
| Operating Temperature | Ta              | <del>_</del>       | -40  | +25  | +85      | °C   |

#### **ELECTRICAL CHARACTERISTICS**

**DC Characteristics** 

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter                        | Symbol            | Con                            | dition                      | Min. | Typ. | Max.     | Unit |
|----------------------------------|-------------------|--------------------------------|-----------------------------|------|------|----------|------|
| Output High Voltage              | V <sub>OH</sub>   | I <sub>OH</sub> = 40 μA        |                             | 4.2  |      | $V_{DD}$ | V    |
| Output Low Voltage               | V <sub>OL</sub>   | I <sub>OL</sub> = 1.6 mA       |                             | 0    | _    | 0.4      | V    |
| High Level Input Current         | I <sub>IH</sub>   | $V_{IH} = V_{DD}$              |                             | _    | 0.1  | 10       | μА   |
| Low Level Input Current          | 1                 | $V_{IL} = V_{SS}$ to $V_{DD}$  | SF1, SF2<br>with pull-up    | -100 | -50  | -10      | μА   |
| Low Level Input Gurrent          | l <sub>IL</sub>   |                                | Input other than the above  | -10  | -0.1 | _        | μА   |
| High Level Output Current        | I <sub>OZH</sub>  | $V_{OH} = V_{DD}$              |                             | _    | 0.1  | 10       | μА   |
| Low Level Output Current         | 1                 | $V_{OL} = V_{SS}$ to $V_{DD}$  | PD15 to PD0<br>with pull-up | -100 | -50  | +10      | μА   |
| Low Level Output Gurrent         | I <sub>OZL</sub>  |                                | Input other than the above  | -10  | -0.1 | +10      | μА   |
| Power Supply Current (Operating) | I <sub>DDO</sub>  | -                              | _                           | _    | 30   | 40       | mA   |
| Power Supply Current(Stand-by)   |                   | When extarnal as basic clock   | •                           | _    | 4    | 5        | mA   |
| PWDWN="L"                        | I <sub>DDS</sub>  | When oscillation used as basic |                             | _    | 6    | 8        | mA   |
| Input Capacitance                | Cı                | -                              | _                           |      | _    | 15       | pF   |
| Output Load Capacitance          | C <sub>LOAD</sub> | -                              | _                           | _    | _    | 20       | pF   |

MSM7620

#### **Echo Canceler Characteristics (Refer to Characteristics Diagram)**

| Parameter                                                                        | Symbol           | Condition                                                                                                                                      | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Echo Attenuation                                                                 | L <sub>RES</sub> | R <sub>IN</sub> = -10 dBm0<br>(5 kHz band white noise)<br>E. R. L. (echo return loss)<br>= 6 dB<br>T <sub>D</sub> = 20 ms<br>ATT, GC, NLP: OFF | _    | 30   | _    | dB   |
| Cancelable Echo Delay Time for a<br>Single Chip or a Master Chip in a<br>Cascade | T <sub>D</sub>   | R <sub>IN</sub> = -10 dBm0<br>(5 kHz band white noise)<br>E.R.L. = 6 dB                                                                        | _    | _    | 23   | ms   |
| Cancelable Echo Delay Time for a<br>Slave Chip in a Cascade                      | T <sub>DS</sub>  | ATT, GC, NLP: OFF                                                                                                                              | _    | _    | 31   | ms   |

#### **AC Characteristics**

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

|                                            |                  |                         |                  | (                 | .0 0 .0                            | .000, |
|--------------------------------------------|------------------|-------------------------|------------------|-------------------|------------------------------------|-------|
| Parameter                                  | Symbol           | Condition               | Min.             | Тур.              | Max.                               | Unit  |
| Clock Frequency                            | f <sub>C</sub>   | _                       | 17.5             | 18.0              | 18.5                               | MHz   |
| Clock Cycle Time                           | t <sub>MCK</sub> | _                       | 54.1             | 55.56             | 57.1                               | ns    |
| Clock Duty Ratio                           | t <sub>DMC</sub> | _                       | 40               | 50                | 60                                 | %     |
| Clock "H" Level Pulse Width                | t <sub>MCH</sub> | _                       | 23.5             | _                 | _                                  | ns    |
| Clock "L" Level Pulse Width                | t <sub>MCL</sub> | _                       | 23.5             | _                 | _                                  | ns    |
| Clock Rise Time                            | t <sub>r</sub>   | _                       | _                | _                 | 5                                  | ns    |
| Clock Fall Time                            | t <sub>f</sub>   | _                       | _                | _                 | 5                                  | ns    |
| Sync Clock Output Time                     | t <sub>DCM</sub> | _                       | _                | _                 | 100                                | ns    |
| Internal Sync Clock Frequency              | f <sub>CO</sub>  | f <sub>c</sub> = 18 MHz | _                | 200               | _                                  | kHz   |
| Internal Sync Clock Output Cycle Time      | tco              | f <sub>c</sub> = 18 MHz | _                | 5                 | _                                  | μs    |
| Internal Sync Clock Duty Ratio             | t <sub>DCO</sub> | f <sub>c</sub> = 18 MHz | _                | 50                | _                                  | %     |
| Internal Sync Signal Output Delay Time     | t <sub>DCC</sub> | f <sub>c</sub> = 18 MHz | _                | _                 | 5                                  | ns    |
| Internal Sync Signal Period                | t <sub>CYO</sub> | f <sub>c</sub> = 18 MHz | _                | 125               | _                                  | μs    |
| Internal Sync Signal Output Width          | t <sub>WS0</sub> | f <sub>c</sub> = 18 MHz | _                | t <sub>CO</sub>   | _                                  | μs    |
| Transmit/receive Operation Clock Frequency | f <sub>SCK</sub> | _                       | 64               | _                 | 2048                               | kHz   |
| Transmit/receive Sync Clock Cycle Time     | t <sub>SCK</sub> | _                       | 0.488            | _                 | 15.6                               | μs    |
| Transmit/receive Sync Clock Duty Ratio     | t <sub>DSC</sub> | _                       | 40               | 50                | 60                                 | %     |
| Transmit/receive Sync Signal Period        | t <sub>CYC</sub> | _                       | 123              | 125               | _                                  | μs    |
| Cuna Timina                                | t <sub>XS</sub>  | _                       | 45               | _                 | _                                  | ns    |
| Sync Timing                                | t <sub>SX</sub>  | _                       | 45               | _                 | _                                  | ns    |
| Sync Signal Width                          | t <sub>WSY</sub> | _                       | t <sub>SCK</sub> | _                 | t <sub>CYC</sub> -t <sub>SCK</sub> | μs    |
| Receive Signal Setup Time                  | t <sub>DS</sub>  | _                       | 45               | _                 | _                                  | ns    |
| Receive Data Hold Time                     | t <sub>DH</sub>  | _                       | 45               | _                 | _                                  | ns    |
| Receive Data Input Time                    | t <sub>ID</sub>  | _                       | _                | 7t <sub>SCK</sub> | _                                  | μs    |
| IRLD Signal Output Delay Time              | t <sub>DIC</sub> | _                       | _                | _                 | 138                                | ns    |
| IRLD Signal Output Width                   | twir             |                         | _                | t <sub>SCK</sub>  | _                                  | μs    |
| Serial Output Delay Time                   | t <sub>SD</sub>  | _                       | _                | _                 | 90                                 | ne    |
| Serial Gulpul Delay Tillie                 | t <sub>XD</sub>  | _                       | _                | _                 | 90                                 | ns    |

#### **AC Characteristics (Continued)**

(Ta = -40<u>°C to +85°C)</u>

| Parameter                         | Symbol           | Condition            | Min. | Тур.                | Max. | Unit |
|-----------------------------------|------------------|----------------------|------|---------------------|------|------|
| Reset Signal Input Width          | twR              | _                    | 1    | _                   | _    | μs   |
| Reset Start Time                  | t <sub>DRS</sub> | _                    | 5    | _                   | _    | ns   |
| Reset End Time                    | t <sub>DRE</sub> | _                    | _    | _                   | 52   | ns   |
| Processing Operation Start Time   | t <sub>DIT</sub> | _                    | 100  | _                   | _    | μS   |
| Power Down Start Time             | t <sub>DPS</sub> | _                    | _    | _                   | 111  | ns   |
| Power Down End Time               | t <sub>DPE</sub> | _                    | _    | _                   | 15   | ns   |
| Control Pin Setup Time (INT)      | t <sub>DTS</sub> | _                    | 20   | _                   | _    | ns   |
| Control Pin Hold Time (INT)       | t <sub>DTH</sub> | _                    | 120  | _                   | _    | ns   |
| Control Pin Setup Time (RST)      | t <sub>DSR</sub> | _                    | 20   | _                   | _    | ns   |
| Control Pin Hold Time (RST)       | t <sub>DHR</sub> | _                    | 10   | _                   | _    | ns   |
| Parallel Data Output Signal Width | t <sub>WPD</sub> | _                    | _    | 2t <sub>MCK</sub>   | _    | ns   |
| Flag Signal Output Time           | t <sub>DF</sub>  | _                    | _    | t <sub>MCK</sub>    | _    | ns   |
| Flag Signal Output Width          | t <sub>WFO</sub> | _                    | _    | t <sub>MCK</sub> /2 | _    | ns   |
| Flag Signal Input Width           | twn              | OFz connected to SFx | _    | t <sub>WFO</sub>    | _    | ns   |
| Data Read Setup Time              | t <sub>FS</sub>  | _                    | _    | 20                  | _    | ns   |
| Data Read Hold Time               | t <sub>FH</sub>  | _                    | _    | 10                  | _    | ns   |

#### TIMING DIAGRAM Clock Timing



#### **Serial Input Timing**



#### **Serial Output Timing**



#### **Operation Timing After Reset**



Note:  $\overline{\text{INT}}$  is invalid in the diagonally shaded interval.

#### **Power Down Timing**



\*Input MCK in the t<sub>DPS</sub> interval.

#### **Control Pin Load-in Timing**



#### **Parallel Output Timing**



#### **Parallel Input Timing**



#### **HOW TO USE THE MSM7620**

The MSM7620 cancels the echo which returns to SIN using the RIN signal. Connect the base signal to the R-side and the echo generated signal to the S-side.

#### **Connection Methods According to Echos**

Example 1: Canceling acoustic echo (to handle acoustic echo from line input)



Example 2: Canceling line echo (to handle line echo from microphone input)



Example 3: Canceling line echo in a cascade connection (to handle line echo from microphone input)



Example 4: Canceling of both acoustic echo and line echo (to handle both acoustic echo from line input and line echo from microphone input)



#### **Control Pin Connection Example**



Four-stage Cascade Connection Master + (slave × 3)



#### **Clock Circuit Example**

#### Internal clock generator circuit



 $\begin{array}{lll} \text{XTAL}: 18 \text{ MHz} \\ \text{R} & : 1 \text{ M}\Omega \\ \text{C1} & : 27 \text{ pF} \\ \text{C2} & : 27 \text{ pF} \end{array}$ 

#### External clock input circuit



#### ECHO CANCELER CHARACTERISTICS DIAGRAM



Measurement Conditions RIN input = -10 dBm 5 kHz band white noise (0 dBm = 2.2 dBm0) Echo delay time  $T_D = 20$  ms ATT, GC, NLP = OFF



Measurement Conditions RIN input: 5 kHz band white noise Echo delay time  $T_D$  = 20 ms ERL = 6 dB ATT, GC, NLP = 0FF



Measurement Conditions RIN input = -10 dBm 5 kHz band white noise (0 dBm = 2.2 dBm0) ERL = 6 dB ATT, GC, NLP = OFF The second through seventh chips are connected in a cascade.

#### **Measurement System Block Diagram**



# APPLICATION CIRCUIT Bidirectional Connection Example



#### **Cascade Connection Example**



#### **NOTES ON USE**

 Set echo return loss (ERL) to be attenuated. If the echo return loss is set to be amplified, the echo can not be eliminated.
 Refer to the characteristics diagram for ERL vs. echo attenuation quantity.

- 2. Set the level of the analog input so that the PCM CODEC does not overflow.
- 3. The recommended input level is -10 to -20 dBm0. Refer to the characteristics diagram for the RIN input level vs. echo attenuation quantity.
- 4. Applying the tone signal to this echo canceler will decrease echo attenuation. If the tone signal is input to the SIN pin during the time that a signal is input to the RIN pin, this echo canceler operates faultily.

  A signal must be input to either the RIN pin or the SIN pin. The ADP or HCL pin
  - A signal must be input to either the RIN pin or the SIN pin. The ADP or HCL pin must be driven at "H" if the tone signal is input to the SIN pin during the time that a signal is input to the RIN pin.
- 5. For changes in the echo path (retransmit, circuit switching during transmission, and so on), convergence may be difficult.

  Perform a reset to make it converge.
  - If the state of the echo path changes after a reset, convergence may again be difficult. In cases such as a change in the echo path, perform a reset when possible.
- 6. When turning the power ON, set the PWDWN pin to "1" and input the basic clock simultaneouly with power ON.

  If powering down immediately after power ON, be sure first input 10 or more clocks of the basic clock.
- 7. After powering ON, be sure to reset.
- 8. After the power down pin is changed to a "1" from a "0", be sure to reset.
- 9. If this canceler is used to cancel acoustic echoes, an echo attenuation may be less than 30 dB.

#### **EXPLANATION OF TERMS**

Attenuating Function: This function prevents howling and controls the noise level with an

attenuator for the RIN input and SOUT output. Refer to the

explanation of pins (ATT pin).

Echo Attenuation: If there is talking (input only to RIN) in the path of a rising echo

arises, the echo attenuation refers to the difference in the echo return loss (canceled amount) when the echo canceler is not used

and when it is used.

Echo attenuation = (SOUT level during through mode operation)

- (SOUT level during echo canceler operation) [dB]

Echo Delay Time: This is the time from when the signal is output from ROUT until it

returns to SIN as an echo or other similar device.

Acoustic Echo: When using a hands free phone, and so on, the signal output from

the speaker echoes and is input again to the microphone. The

return signal is referred to as acoustic echo.

Telephone Line Echo: This is a signal which is delayed midway in a telephone line and

returns as an echo, due to reasons such as a hybrid impedance

mismatch.

Gain Control Function: This function prevents howling and controls the sound level by

with a gain controller for the RIN input. Refer to the explanation

of pins (GC pin).

Center Clipping Function: This function forces the SOUT output to a minimum value when

the signal is below –57 dBm0. Refer to the explanation of pins (NLP

pin).

Double Talk Detection: Double talk refers to a state in which the SIN and RIN signals are

input simultaneously. In a double talk state, a signal outside the echo signal which is to be canceled can be input to the SIN input,

resulting in misoperation.

The double talk detector prevents such misoperations of the canceler.

Howling Detection: This is the oscillating state caused by the acoustic coupling between

the loud speaker and the microphone during hands free talking. Howling not only interferes with talking, but can also cause

misoperation of the echo canceler.

The howling detector prevents such misoperation and prevents

howling.

Echo Return Loss (ERL): When the signal output from ROUT returns to SIN as an echo, ERL

refers to how much loss there is in the signal level during ROUT. ERL = (ROUT level) – (SIN level of the ROUT signal which returns

as an echo) [dB]

If ERL is positive (ROUT > SIN), the system is an attenuator system. If ERL is negative (ROUT < SIN), the system is an amplifier system.

#### **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).