# LF3304 Dual Line Buffer/FIFO #### **FEATURES** - 100 MHz Data Rate for Video and other High-Speed Applications - One 24-bit, Two 12-bit, Three 8-bit Data Paths, or One Double Depth 12-bit - ☐ Dual Modes: Line Buffer or FIFO - ☐ User-Programmable FIFO Flags - User-Resettable Read and Write Pointers - ☐ Single 3.3 V Power Supply, 5 V Tolerant I/O - 100-lead PQFP #### **DESCRIPTION** The **LF3304** is a dual line buffer/FIFO, designed to operate at HDTV rates. The LF3304 will operate in two distinct modes: Line Buffer and FIFO. In these modes the two memories can operate independently or with common control. The LF3304 comprises two 12-bit 4K memories configurable in a variety of ways including: Two 12-bit 4K deep line buffers (independent lengths), Three 8-bit 4K deep line buffers (common lengths), One 12-bit 8K deep line buffer, or Two 12-bit 4K FIFOs (independent operation). In FIFO mode, independent Read and Write Resets give the designer control over the internal pointers providing flexibility not commonly found in ordinary FIFOs. The LF3304 operatates at a maximum data rate of 100 MHz and is available in a 100-lead PQFP package. 1 ### **Dual Line Buffer/FIFO** # LINE BUFFER MODE SIGNAL DEFINITIONS #### **Power** VCC and GND +3.3 V power supply. All pins must be connected. #### **Clocks** WCLKA — Write Clock A WCLKA and RCLKA must be tied together for RAM Array A to properly operate as a Line Buffer. The rising edge of xCLKA strobes all appropriate enabled registers. RCLKA — Read Clock A See WCLKA description. WCLKB — Write Clock B WCLKB and RCLKB must be tied together for RAM Array B to properly operate as a Line Buffer. The rising edge of xCLKB strobes all appropriate enabled registers. RCLKB — Read Clock B See WCLKB description. #### **Inputs** AIN11-0 — Data Input A AIN11-0 is the 12-bit registered data input port. BIN11-0 — Data Input B BIN11-0 is the 12-bit registered data input port. LENGTH11-0 — Line Buffer Length The 12-bit value is used to specify the length of each of the RAM Arrays. An integer value ranging from 0 to 4095 is used to select a delay ranging from 2 to 4097 clock cycles. The value placed on LENGTH11-0 is equal to the desired delay minus 8. To set the length of RAM Array A the data presented on LENGTH11-0 is loaded into the device on the active edge of WCLKA in conjunction with $\overline{LDA}$ being driven LOW. To set the length of RAM Array B the data presented on LENGTH11-0 is loaded into the device on the active edge of WCLKB in conjunction with $\overline{LDB}$ being driven LOW. If an equal length is desired for both RAM Arrays, the data presented on LENGTH11-0 is loaded into the device on the active edge of WCLK (WCLKA and WCLKB tied together) in conjuction with $\overline{LDx}$ ( $\overline{LDA}$ and $\overline{LDB}$ tied together) being driven LOW. MODE1-0 — Mode Select The mode select inputs determine the operating mode of the LF3304 (Table 1) for data being input on the next clock cycle. When switching between modes, the internal pipeline latencies of the device must be observed. After switching operating modes, either the user must allow enough clock clycles to pass to flush the internal RAM Array or $\overline{RWx}$ and $\overline{RRx}$ must be driven LOW together before valid data will appear on the outputs. #### **Controls** **LDA** — RAM Array A Load When <del>LDA</del> is LOW, data on LENGTH11-0 is latched in the length register on the rising edge of xCLKA. **LDB** — RAM Array B Load When $\overline{\text{LDB}}$ is LOW, data on LENGTH<sub>11-0</sub> is latched in the length register on the rising edge of xCLKB. WENA — Write Enable A Driving WENA LOW places the device in programmable delay mode and driving WENA HIGH places RAM Array A in recirculate mode (programmable circular buffer). When in recirculate mode, the write pointer position remains fixed while data on AIN11-0 is ignored. When switching back from recirculate mode to | Table 1. Device Configuration | | | | | |-------------------------------|----------------------|--|--|--| | MODE1-0 | Mode Select | | | | | 0 0 | Dual Line Buffer | | | | | 0 1 | Cascaded Line Buffer | | | | | 1 0 | Dual FIFO | | | | | 1 1 | Reserved | | | | delay mode, $\overline{RWA}$ and $\overline{RRA}$ should be brought LOW to properly reset the Write and Read pointers. RENA — Read Enable B In Line Buffer mode, $\overline{RENA}$ must be kept LOW. WENB — Write Enable B Driving $\overline{WENB}$ LOW places the device in programmable delay mode and driving $\overline{WENB}$ HIGH places RAM Array B in recirculate mode (programmable circular buffer). When in recirculate mode, the write pointer position remains fixed while data on BIN11-0 is ignored. When switching back from recirculate mode to delay mode, $\overline{RWB}$ and $\overline{RRB}$ should be brought LOW to properly reset the Write and Read pointers. RENB — Read Enable B In Line Buffer mode, $\overline{RENB}$ must be kept LOW. RWA — Reset Write A The write address pointer is reset to the first physical location when $\overline{RWA}$ is set LOW. After power up, the LF3304 requires a Reset Write for initialization because the write address pointer is not defined at that time. RRA — Reset Read A The read address pointer is reset to the first physical location when $\overline{RRA}$ is set LOW. After power up, the LF3304 requires a Reset Read for initialization because the read address pointer is not defined at that time. ### **Dual Line Buffer/FIFO** RWB — Reset Write B See RWA Description. RRB — Reset Read B See $\overline{RRA}$ description. <del>OEA</del> — Output Enable A When OEA is LOW, AOUT11-0 is enabled for output. When OEA is HIGH, AOUT11-0 is placed in a high-impedence state. **OEB** — Output Enable B When $\overline{OEB}$ is LOW, BOUT11-0 is enabled for output. When $\overline{OEB}$ is HIGH, BOUT11-0 is placed in a high-impedence state. #### **Outputs** AOUT11-0 — Data Output A AOUT11-0 is the 12-bit registered data output port. BOUT11-0 — Data Output B BOUT11-0 is the 12-bit registered data output port. # FIFO MODE SIGNAL DEFINITIONS #### **Power** Vcc and GND +3.3 V power supply. All pins must be connected. #### **Clocks** WCLKA — Write Clock A Data present on AIN11-0 is written into the LF3304 on the rising edge of WCLKA when the device is configured for writing. RCLKA — Read Clock A Data is read from the LF3304 and presented on the output port (AOUT11-0) after tD has elapsed from the rising edge of RCLKA when the device is configured for reading and the output port is enabled. WCLKA and RCLKA can be tied together and driven by the same external clock or they may be controlled by separate external clocks. WCLKB — Write Clock B Data present on BIN11-0 is written into the LF3304 on the rising edge of WCLKB when the device is configured for writing. RCLKB — Read Clock B Data is read from the LF3304 and presented on the output port (BOUT11-0) after tD has elapsed from the rising edge of RCLKB when the device is configured for reading and the output port is enabled. WCLKB and RCLKB can be tied together and driven by the same external clock or they may be controlled by separate external clocks. #### **Inputs** AIN11-0 — Data Input A AIN11-0 is the 12-bit registered data input port. | TABLE 2. | TABLE 2. LOADING PROGRAMMABLE FLAG REGISTERS | | | | | | | |----------|----------------------------------------------|-----|-----|--------------|----------|---------------|--| | ADDRA | ADDRB | LDA | LDB | WCLKA | WCLKB | Operation | | | 0 | х | 0 | х | _ <b>1</b> L | х | PAEA Register | | | 1 | х | 0 | х | _ <b>_</b> | х | PAFA Register | | | х | 0 | х | 0 | х | <b>_</b> | PAEB Register | | | х | 1 | Х | 0 | х | <b>1</b> | PAFB Register | | BIN11-0 — Data Input B BIN11-0 is the 12-bit registered data input port. ADDRA — Address A If $\overline{\text{LDA}}$ is LOW, on the rising edge of WCLKA data present on AIN11-0 is written into the $\overline{\text{PAFA}}$ or $\overline{\text{PAEA}}$ register depending on ADDRA (see Table 2). The LSB, AIN0, corresponds to the LSB of $\overline{\text{PAFA}}$ and $\overline{\text{PAEA}}$ registers. The MSB, AIN11, corresponds to the MSB of $\overline{\text{PAFA}}$ and $\overline{\text{PAEA}}$ registers. ADDRB — Address B If $\overline{LDB}$ is LOW, on the rising edge of WCLKB data present on BIN11-0 is written into the $\overline{PAFB}$ or $\overline{PAEB}$ register depending on ADDRB (see Table 2). The LSB, BIN0, corresponds to the LSB of $\overline{PAFB}$ and $\overline{PAEB}$ registers. The MSB, BIN11, corresponds to the MSB of $\overline{PAFB}$ and $\overline{PAEB}$ registers. MODE1-0 — Mode Select The mode select inputs determine the operating mode of the LF3304 (Table 1) for data being input on the next clock cycle. When switching between modes, the internal pipeline latencies of the device must be observed. After switching operating modes, either the user must allow enough clock clycles to pass to flush the internal RAM Array or $\overline{RWx}$ and $\overline{RRx}$ must be driven LOW together before valid data will appear on the outputs. LENGTH - Non-Flag Pins In FIFO Mode, the unused LENGTH pins (LENGTH11, LENGTH10, LENGTH5, LENGTH4) must be tied LOW. #### **Controls** LDA — RAM Array A Load When $\overline{\text{LDA}}$ is LOW, data on AIN<sub>11-0</sub> is latched in the LF3304 on the rising edge of WCLKA. #### LDB — RAM Array B Load When $\overline{LDB}$ is LOW, data on BIN11-0 is latched in the LF3304 on the rising edge of WCLKB. WENA — Write Enable A If $\overline{WENA}$ is LOW, data on AIN11-0 is written to the device on the rising edge of WCLKA. When RAM Array A is full, $\overline{WENA}$ is ignored. RENA — Read Enable A If RENA is LOW, data from RAM Array A is read and presented on AOUT11-0 after tD has elapsed from the rising edge of RCLKA if the output port is enabled. If RENA goes HIGH, the last value loaded in the RAM Array A output register will remain unchanged. When RAM Array A is empty, RENA is ignored. WENB — Write Enable B If $\overline{\text{WENB}}$ is LOW, data on BIN11-0 is written to the device on the rising edgle of WCLKB. When RAM Array B is full, $\overline{\text{WENB}}$ is ignored. RENB — Read Enable B If $\overline{RENB}$ is LOW, data from RAM Array B is read and presented on BOUT11-0 after tD has elapsed from the rising edge of RCLKB if the output port is enabled. If $\overline{RENB}$ goes HIGH, the last value loaded in the RAM Array B output register will remain unchanged. When RAM Array B is empty, $\overline{RENB}$ is ignored. #### $\overline{RWA}$ — Reset Write A The write address pointer is reset to the first physical location when $\overline{RWA}$ is set LOW. After power up, the LF3304 requires a Reset Write for initialization because the write address pointer is not defined at that time. ### **Dual Line Buffer/FIFO** $\overline{RRA}$ — Reset Read A The read address pointer is reset to the first physical location when $\overline{RRA}$ is set LOW. After power up, the LF3304 requires a Reset Read for initialization because the read address pointer is not defined at that time. RWB — Reset Write B See RWA Description. RRB — Reset Read B See RRA description. <del>OEA</del> — Output Enable A When $\overline{OEA}$ is LOW, AOUT11-0 is enabled for output. When $\overline{OEA}$ is HIGH, AOUT11-0 is placed in a high-impedence state. The flag outputs are not affected by $\overline{OEA}$ . <del>OEB</del> — Output Enable B When $\overline{OEB}$ is LOW, BOUT11-0 is enabled for output. When $\overline{OEB}$ is HIGH, BOUT11-0 is placed in a high-impedence state. The flag outputs are not affected by $\overline{OEB}$ . #### **Outputs** AOUT11-0 — Data Output A AOUT11-0 is the 12-bit registered data output port. BOUT11-0 — Data Output B BOUT11-0 is the 12-bit registered data output port. FFA — Full Flag A FFA goes LOW when RAM Array A is full of data. When FFA is LOW, RAM Array A can not be written to. The Full Flag is synchronized to the rising edge of WCLKA. EFA — Empty Flag A EFA goes LOW when the read pointer is equal to the write pointer, indicating that RAM Array A is empty. When EFA is LOW, read operations can not be performed. The Empty Flag is synchronized to the rising edge of RCLKA. FFB — Full Flag B FFB goes LOW when RAM Array B is full of data. When FFB is LOW, RAM Array B can not be written to. The Full Flag is synchronized to the rising edge of WCLKB. EFB — Empty Flag B EFB goes LOW when the read pointer is equal to the write pointer, indicating that RAM Array B is empty. When EFB is LOW, read operations can not be performed. The Empty Flag is synchronized to the rising edge of RCLKB. PAFA—Programmable Almost-Full Flag A $\overline{PAFA}$ goes LOW when the write pointer is (Full – N) locations ahead of the read pointer. N is the value stored in the $\overline{PAFA}$ register and has no default value. $\overline{PAFA}$ is synchronized to the rising edge of WCLKA. PAEA—ProgrammableAlmost-EmptyFlagA $\overline{PAEA}$ goes HIGH when the write pointer is (N+1) location ahead of the read pointer. N is the value stored in the $\overline{PAEA}$ register and has no default value. $\overline{PAEA}$ is synchronized to the rising edge of RCLKA. PAFB—ProgrammableAlmost-FullFlagB PAFB goes LOW when the write pointer is (Full – N) locations ahead of the read pointer. N is the value stored in the PAFB register and has no default value. PAFB is synchronized to the rising edge of WCLKB. PAEB—ProgrammableAlmost-EmptyFlagB $\overline{PAEB}$ goes HIGH when the write pointer is (N+1) location ahead of the read pointer. N is the value stored in the $\overline{PAEB}$ register and has no default value. $\overline{PAEB}$ is synchronized to the rising edge of RCLKB. #### **Dual Line Buffer/FIFO** # FIFO MODE OPERATION #### Initialization Upon power-up, the LF3304 requires the initialization of the internal read and write address pointers. This initialization sequence can be done by either a Flag Enable Reset or a Flag Disable Reset. A Flag Enable Reset will force the FIFO to operate in a 'Flag Enabled' mode. In this mode, writing will be disabled when FFx is LOW and reading is disabled when EFx is LOW. Any 'write beyond full' event or 'read beyond empty' event will be disabled. Note: in an 'empty' state, the last data word read from the FIFO is held on the output bus until the next valid read cycle. A Flag Disable Reset will force the FIFO to operate in a 'Flag Disabled' mode. In this mode, the user is allowed to write over previously unread data and read out previously read data. Consequently, any enabled write or read is valid thus allowing the write and read pointers to 'wrap-around'. Note: due to the nature of this mode, the flag status should be disregarded. For example, as the 4096th data word is written into the FIFO, assuming that no preceding read cycles have occured, FFx will be driven LOW thus indicating a 'full' state. While the FIFO is still in this 'full' state, the next enabled write will access address 000H, thus writing over data that has not yet been read out. #### Flag Enable Reset A Flag Enable Reset resets the read and write pointers and enables the flags to control the reading and writing of data according to the Full Flag and Empty Flag conditions. A Flag Enable Reset occurs when the following conditions are met: - 1. RWA/RWB must be LOW for at least one WCLKA/WCLKB cycle. - 2. RRA/RRB must be LOW for at least one RCLKA/RCLKB cycle. - WENx and RENx must be HIGH during the above two conditions plus one addition write or read cycle (which ever is longer). The Flag Enable Reset condition can be disabled if one of the two Flag Disable Reset conditions are applied. #### Flag Disable Reset A Flag Disable Reset resets the read and write pointers and disables the flags from controlling the reading and writing of data. A Flag Disable Reset occurs when the following conditions are met: - 1. RWA/RWB must be LOW for at least one WCLKA/WCLKB cycle while WENx is LOW. - 2. RRA/RRB must be LOW for at least one RCLKA/RCLKB cycle while RENx is LOW. #### Configuration of Programmable Flags In order to load a FIFO A Programmable Flag Register, a rising edge of WCLKA, while WENA is LOW, latches AIN11-0 into either the PAFA or PAEA Register - depending on the states of ADDRA and LDA (See Table 2). In order to load a FIFO B Programmable Flag Register, a rising edge of WCLKB, while $\overline{WENB}$ is LOW, latches BIN11-0 into either the $\overline{PAFB}$ or $\overline{PAEB}$ Register - depending on the states of ADDRB and $\overline{LDB}$ (See Table 2). See the Figure labeled "Programmable Flag Load Timing." | Storage temperature | –65°C to +150°C | |-------------------------------------------|------------------| | Operating ambient temperature | –55°C to +125°C | | Vcc supply voltage with respect to ground | –0.5 V to +4.5 V | | Input signal with respect to ground | –0.5 V to 5.5 V | | Signal applied to high impedance output | –0.5 V to 5.5 V | | Output current into low outputs | 25 mA | | Latchup current | > 400 mA | | OPERATING CONDITIONS To meet specified electrical and switching characteristics | | | | | | | |---------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|--|--|--|--| | Mode | Temperature Range (Ambient) | Supply Voltage | | | | | | Active Operation, Commercial | 0°C to +70°C | 3.00 V ≤ <b>V</b> CC ≤ 3.60 V | | | | | | Active Operation, Military | −55°C to +125°C | $3.00~\text{V} \leq \text{V}\text{CC} \leq 3.60~\text{V}$ | | | | | | ELECTRI | ELECTRICAL CHARACTERISTICS Over Operating Conditions (Note 4) | | | | | | | |-------------|---------------------------------------------------------------|-----------------------------------------------|-----|-----|-----|--------|--| | Symbol | Parameter | <b>Test Condition</b> | Min | Тур | Max | Unit | | | <b>V</b> OH | Output High Voltage | VCC = Min., IOH = -4 mA | 2.4 | | | V | | | <b>V</b> OL | Output Low Voltage | VCC = Min., IOL = 8.0 mA | | | 0.4 | \<br>\ | | | <b>V</b> 1H | Input High Voltage | | 2.0 | | 5.5 | V | | | <b>V</b> IL | Input Low Voltage | (Note 3) | 0.0 | | 0.8 | V | | | lix | Input Current | Ground ≤ <b>V</b> IN ≤ <b>V</b> CC (Note 12) | | | ±10 | μA | | | loz | Output Leakage Current | Ground ≤ <b>V</b> OUT ≤ <b>V</b> CC (Note 12) | | | ±10 | μA | | | ICC1 | Vcc Current, Dynamic | (Notes 5, 6) | | | 50 | mA | | | ICC2 | Vcc Current, Quiescent | (Note 7) | | | 2 | mA | | | CIN | Input Capacitance | <b>T</b> A = 25°C, f = 1 MHz | | | 10 | pF | | | Соит | Output Capacitance | <b>T</b> A = 25°C, f = 1 MHz | | | 10 | pF | | # **Dual Line Buffer/FIFO** | SWITCHING ( | CHARACTERISTICS | |-------------|-----------------| |-------------|-----------------| | | | LF3304- | | | | | | | | |----------------|-----------------------------------------------------------|---------|-----|-----|-----|-----|-----|--|--| | | | 15 | | 12 | | 10 | | | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | | | <b>t</b> CYC | Cycle Time | 15 | | 12 | | 10 | | | | | <b>t</b> PWH | Clock Pulse Width High | 5 | | 4 | | 3 | | | | | <b>t</b> PWL | Clock Pulse Width Low | 5 | | 4 | | 3 | | | | | <b>t</b> DS | Data Setup Time | 6 | | 5 | | 4 | | | | | <b>t</b> DH | Data Hold Time | 0 | | 0 | | 0 | | | | | <b>t</b> WES | Write Enable Setup Time | 6 | | 5 | | 4 | | | | | <b>t</b> WEH | Write Enable Hold Time | 0 | | 0 | | 0 | | | | | <b>t</b> RES | Read Enable Setup Time | 6 | | 5 | | 4 | | | | | <b>t</b> REH | Read Enable Hold Time | 0 | | 0 | | 0 | | | | | <b>t</b> LDS | Load Setup Time | 6 | | 5 | | 4 | | | | | <b>t</b> LDH | Load Hold Time | 0 | | 0 | | 0 | | | | | <b>t</b> RS | Read/Write Reset Setup Time | 6 | | 5 | | 4 | | | | | <b>t</b> RH | Read/Write Reset Hold Time | 0 | | 0 | | 0 | | | | | <b>t</b> AC | Access Time | | 8 | | 7 | | 6 | | | | tWFF | Write Clock to Full Flag | | 8 | | 7 | | 6 | | | | <b>t</b> REF | Read Clock to Empty Flag | | 8 | | 7 | | 6 | | | | <b>t</b> PAF | Write Clock to Programmable Almost-Full Flag | | 8 | | 7 | | 6 | | | | <b>t</b> PAE | Read Clock to Programmable Almost-Empty Flag | | 8 | | 7 | | 6 | | | | <b>t</b> OHZ | Output Enable to Output in Low Impedance | | 8 | | 7 | | 6 | | | | <b>t</b> OLZ | Output Enable to Output in High Impedance | | 8 | | 7 | | 6 | | | | <b>t</b> SKEW1 | Skew Time Between Read and Write Clocks for EF and FF | | 6 | | 5 | | 4 | | | | <b>t</b> SKEW2 | Skew Time Between Read and Write Clocks for PAEx and PAFx | | 6 | | 5 | | 4 | | | 7 08/16/2000-LDS.3304-F #### **Dual Line Buffer/FIFO** #### **NOTES** - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability. - 2. The products described by this specification include internal circuitry designed to protect the chipfrom damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This device provides hard clamping of transient undershoot. Input levels below ground will be clamped beginning at -0.6 V. The device can withstand indefinite operation with inputs or outputs in the range of -0.5 V to +5.5 V. Device operation will not be adversely affected, however, input current levels will be well in excess of 100 mA. - 4. Actual test conditions may vary from those designated but operation is guaranteed as specified. - 5. Supply current for a given application can be accurately approximated by: $$\frac{NCV^2F}{4}$$ where N = total number of device outputs C = capacitive load per output V =supply voltage F = clock frequency - 6. Tested with outputs changing every cycle and no load, at a 40 MHz clock rate. - 7. Tested with all inputs within 0.1 V of **V**CC or Ground, no load. - 8. These parameters are guaranteed but not 100% tested. - 9. AC specifications are tested with input transition times less than 3 ns, output reference levels of 1.5 V (except tDIS test), and input levels of nominally 0 to 3.0 V. Output loading may be a resistive divider which provides for specified IOH and IOL at an output voltage of VOH min and VOL max respectively. Alternatively, a diode bridge with upper and lower current sources of IOH and IOL respectively, and a balancing voltage of 1.5 V may be used. Parasitic capacitance is 30 pF minimum, and may be distributed. This device has high-speed outputs capable of large instantaneous current pulses and fast turn-on/turn-off times. As a result, care must be exercised in the testing of this device. The following measures are recommended: - a. A $0.1~\mu F$ ceramic capacitor should be installed between VCC and Ground leads as close to the Device Under Test (DUT) as possible. Similar capacitors should be installed between device VCC and the tester common, and device ground and tester common. - b. Ground and VCC supply planes must be brought directly to the DUT socket or contactor fingers. - c. Input voltages on a test fixture should be adjusted to compensate for inductive ground and VCC noise to maintain required DUT input levels relative to the DUT ground pin. - 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. Setup time, for example, is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Output delay, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 11. For the tena test, the transition is measured to the 1.5 V crossing point with datasheet loads. For the tDIS test, the transition is measured to the $\pm 200 mV$ level from the measured steady-state output voltage with $\pm 10 mA$ loads. The balancing voltage, VTH, is set at 3.0 V for Z-to-0 and 0-to-Z tests, and set at 0 V for Z-to-1 and 1-to-Z tests. 12. These parameters are only tested at the high temperature extreme, which is the worst case for leakage current.