

# **3-Phase Brushless DC Motor Controller**

#### FEATURES

- Hall-Effect Commutation
- 60° or 120° Sensor Spacing
- Integral High-Side Drive for all N-Channel MOSFET Bridges
- PWM Input

- Quadrature Selection
- Tachometer Output
- Reversible
- Braking
- Output Enable Control
- Cross Conduction Protection
- Current Limiting
- Undervoltage Lockout
- Internal Pull-Up Resistors

#### DESCRIPTION

The Si9979 is a monolithic brushless dc motor controller with integral high-side drive circuitry. The Si9979 is configured to allow either  $60^{\circ}$  or  $120^{\circ}$  commutation sensor spacing. The internal low-voltage regulator allows operation over a wide input voltage range, 20- to 40-V dc.

The Si9979 provides commutation from Hall-effect sensors. The integral high-side drive, which utilizes combination bootstrap/charge pump supplies, allows implementation of an all n-channel MOSFET 3-phase bridge. PWM, direction, quadrature select, and braking inputs are included for control along with a tachometer output. Protection features include cross conduction protection, current limiting, and undervoltage lockout. The FAULT output indicates when undervoltage, over current, disable, or invalid sensor shutdown has occurred.

The Si9979 is specified to operate over the commercial temperature range of 0 to  $70^{\circ}$ C (C suffix), and the industrial temperature range of -40 to  $85^{\circ}$ C (D suffix).



#### FUNCTIONAL BLOCK DIAGRAM

# Si9979

# Vishay Siliconix



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage on Pin 42                                   | / |
|-----------------------------------------------------|---|
| Voltage on Pins 1-4, 10, 11 0.3 V to V_{DD} + 0.3 V | / |
| Voltage on Pins 5-90.3 V to 5.5 V                   | / |
| Voltage on Pins 26, 28, 30, 32, 34, 36              | / |
| Voltage on Pins 27, 31, 35                          | / |

| Operating Temperature               |
|-------------------------------------|
| C Suffix 0 to 70°C                  |
| D Suffix40 to 85°C                  |
| Storage Temperature65 to 150°C      |
| Junction Temperature $(T_J)$ 150°C  |
| Power Dissipation (P <sub>D</sub> ) |
| C Suffix                            |
| D Suffix                            |
|                                     |

#### **RECOMMENDED OPERATING RANGE**

| SPECIFICATIONS                                          | <b>F</b>                  |                                           |                                               | 1                       |                  |                         | 1          |  |  |  |
|---------------------------------------------------------|---------------------------|-------------------------------------------|-----------------------------------------------|-------------------------|------------------|-------------------------|------------|--|--|--|
|                                                         |                           |                                           | Test Conditions<br>Unless Otherwise Specified |                         |                  | Limits<br>-40°C to 85°C |            |  |  |  |
| Parameter                                               | Symbol                    | V+ = 20 to 40 V, I <sub>D</sub>           |                                               | <b>Min</b> <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup>        | Units      |  |  |  |
| Power                                                   |                           |                                           |                                               | <u> </u>                |                  |                         |            |  |  |  |
| Supply Voltage Range                                    | V+                        |                                           |                                               | 20                      |                  | 40                      | V          |  |  |  |
| Logic Voltage                                           | V <sub>DD</sub>           | -20 mA $\leq$ I <sub>DD</sub> $\leq$      | 0 mA                                          | 14.5                    | 16               | 17.5                    | V          |  |  |  |
| Supply Current                                          | l+                        |                                           |                                               |                         | 4.5              |                         | <b>m</b> ( |  |  |  |
| Logic Current                                           | I <sub>DD</sub>           |                                           |                                               | -20                     |                  |                         | mA         |  |  |  |
| Internal Reference <sup>c</sup>                         | V <sub>REF</sub>          |                                           |                                               |                         | 4.2              |                         | V          |  |  |  |
| Commutation Inputs (IN <sub>A</sub> , IN <sub>B</sub> , | IN <sub>C</sub> , 60/120) |                                           |                                               |                         |                  |                         |            |  |  |  |
| High-State                                              | VIH                       |                                           |                                               | 4.0                     |                  |                         | V          |  |  |  |
| Low-State                                               | V <sub>IL</sub>           |                                           |                                               |                         |                  | 1.0                     |            |  |  |  |
| High-State Input Current                                | I <sub>IH</sub>           | V <sub>IH</sub> = V <sub>DD</sub>         | 1                                             |                         |                  | 10                      | <u>,</u>   |  |  |  |
| Low-State Input Current                                 | IIL                       | V <sub>IL</sub> = 0 V                     |                                               |                         | -50              |                         | μA         |  |  |  |
| Logic Inputs (F/R, EN, QS, PW                           | M, BRK)                   | •                                         |                                               |                         |                  | 4                       | <u>.</u>   |  |  |  |
| High-State                                              | VIH                       |                                           |                                               | 2.0                     |                  |                         | V          |  |  |  |
| Low-State                                               | V <sub>IL</sub>           |                                           |                                               |                         |                  | 0.8                     |            |  |  |  |
| High-State Input Current                                | I <sub>IH</sub>           | V <sub>IH</sub> = 5.5 \                   | /                                             |                         |                  | 10                      | ,<br>,     |  |  |  |
| Low-State Input Current                                 | IIL                       | V <sub>IL</sub> = 0 V                     |                                               | -125                    |                  | μA                      |            |  |  |  |
| Outputs                                                 |                           |                                           |                                               |                         |                  |                         |            |  |  |  |
| Low-Side Gate Drive, High State                         | V <sub>GBH</sub>          |                                           |                                               | 14                      | 16               | 17.5                    |            |  |  |  |
| Low-Side Gate Drive, Low State                          | V <sub>GBL</sub>          |                                           |                                               |                         |                  | 0.1                     | 1          |  |  |  |
|                                                         |                           | $T_A = 0$ to $70^{\circ}C$                | C Suffix                                      |                         | 16               | 18                      | 1          |  |  |  |
| High-Side Gate Drive, High State                        | V <sub>GTH</sub>          | T <sub>A</sub> = -40 to 85°C              | D Suffix                                      |                         | 16               | 20                      | V          |  |  |  |
| High-Side Gate Drive, Low State                         | V <sub>GTL</sub>          |                                           |                                               |                         |                  | 0.1                     | 1          |  |  |  |
| Capacitor Voltage <sup>d</sup>                          | V <sub>CAP</sub>          | V+ = 40 V                                 | ,                                             |                         | 55               |                         | 1          |  |  |  |
| Low-Side Switching, Rise Time                           | t <sub>rL</sub>           |                                           |                                               |                         | 70               |                         | İ          |  |  |  |
| Low-Side Switching, Fall Time                           | t <sub>fL</sub>           |                                           | Risetime = 1 to 10 V                          |                         |                  |                         |            |  |  |  |
| High-Side Switching, Rise Time                          | t <sub>rH</sub>           | Falltime = 10 to<br>$C_L = 600 \text{ p}$ |                                               | 100                     |                  |                         |            |  |  |  |
| High-Side Switching, Fall Time                          | t <sub>fH</sub>           | 1 '                                       |                                               |                         | 40               |                         | ns         |  |  |  |
| Drook Defere Malie Time                                 | t <sub>BLH</sub>          |                                           |                                               |                         | 100              |                         | 1          |  |  |  |
| Break-Before-Make Time                                  | t <sub>BHL</sub>          |                                           |                                               |                         | 300              |                         | 1          |  |  |  |
| TACH Output/FAULT Output                                | V <sub>OL</sub>           | l <sub>OL</sub> = 1.0 m                   | A                                             |                         | 0.15             | 0.4                     | V          |  |  |  |
| TACH Output Pulsewidth                                  | t <sub>T</sub>            |                                           |                                               | 300                     | 600              |                         | ns         |  |  |  |



# Vishay Siliconix

### SPECIFICATIONS

| SPECIFICATIONS                 |                 |                                                            |          |                  |                         |                  |       |  |
|--------------------------------|-----------------|------------------------------------------------------------|----------|------------------|-------------------------|------------------|-------|--|
|                                |                 | Test Conditi<br>Unless Otherwise                           |          |                  |                         |                  |       |  |
| Parameter                      | Symbol          | $V + = 20 \text{ to } 40 \text{ V}, \text{ I}_{\text{DI}}$ | -        | Min <sup>a</sup> | <b>Тур</b> <sup>b</sup> | Max <sup>a</sup> | Units |  |
| Protection                     |                 |                                                            |          |                  |                         |                  |       |  |
| Low-Side Undervoltage Lockout  | UVLL            |                                                            |          |                  | 12.2                    |                  | V     |  |
| Low-Side Hysteresis            | V <sub>H</sub>  |                                                            |          |                  | 0.8                     |                  |       |  |
| High-Side Undervoltage Lockout | UVLH            | S <sub>A, B, C</sub> = 0                                   | V        |                  | V <sub>DD</sub> - 3.3   |                  |       |  |
| Current Limit                  |                 |                                                            |          |                  |                         |                  |       |  |
| Comparator Input Bias Current  | I <sub>IB</sub> |                                                            |          | -5               |                         |                  | μA    |  |
| Compositor Throughold Vieltogo | V               | $T_A = 0$ to $70^{\circ}C$                                 | C Suffix | 90               | 100                     | 110              |       |  |
| Comparator Threshold Voltage   | V <sub>TH</sub> | T <sub>A</sub> = -40 to 85°C                               | D Suffix | 85               | 100                     | 125              | mV    |  |
| Common Mode Voltage            | V <sub>CM</sub> |                                                            | •        | 0                |                         | 1                | V     |  |
| One Shot Pulse Width           |                 | $R_{T} = 10 \text{ k}, C_{T} = 0$                          | 8        | 10               | 12                      | μs               |       |  |
| One Shot Puise Width           | tp              | $R_{\rm T} = 10 \ \rm k, \ C_{\rm T} = 0$                  | 80       | 100              | 120                     |                  |       |  |

Notes

a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.

b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

c. The reference voltage is not available for external use.

d.  $V_{CAP} = (V+) + (V_{DD})$ 

### **COMMUTATION TRUTH TABLE**

|              |       | Outputs |                 |        |                 |                 |           | Inputs          |                  |     |     |    |                 |                 |                 |                        |                 |     |  |
|--------------|-------|---------|-----------------|--------|-----------------|-----------------|-----------|-----------------|------------------|-----|-----|----|-----------------|-----------------|-----------------|------------------------|-----------------|-----|--|
| Conditions   | FAULT | ive     | ttom Dr         | Bot    | Top Drive       |                 | Top Drive |                 |                  |     |     |    |                 | ensor<br>Spaci  |                 | Sensors<br>60°Spacing) |                 |     |  |
|              |       | FAULT   | GB <sub>C</sub> | $GB_B$ | GB <sub>A</sub> | GT <sub>C</sub> | GTB       | GT <sub>A</sub> | I <sub>S</sub> + | BRK | F/R | EN | IN <sub>C</sub> | IN <sub>B</sub> | IN <sub>A</sub> | IN <sub>C</sub>        | IN <sub>B</sub> | INA |  |
|              | 1     | 0       | 1               | 0      | 0               | 0               | 1         | 0               | 0                | 1   | 1   | 1  | 0               | 1               | 0               | 0                      | 0               |     |  |
|              | 1     | 1       | 0               | 0      | 0               | 0               | 1         | 0               | 0                | 1   | 1   | 0  | 0               | 1               | 0               | 0                      | 1               |     |  |
|              | 1     | 1       | 0               | 0      | 0               | 1               | 0         | 0               | 0                | 1   | 1   | 0  | 1               | 1               | 0               | 1                      | 1               |     |  |
|              | 1     | 0       | 0               | 1      | 0               | 1               | 0         | 0               | 0                | 1   | 1   | 0  | 1               | 0               | 1               | 1                      | 1               |     |  |
|              | 1     | 0       | 0               | 1      | 1               | 0               | 0         | 0               | 0                | 1   | 1   | 1  | 1               | 0               | 1               | 1                      | 0               |     |  |
|              | 1     | 0       | 1               | 0      | 1               | 0               | 0         | 0               | 0                | 1   | 1   | 1  | 0               | 0               | 1               | 0                      | 0               |     |  |
|              | 1     | 0       | 0               | 1      | 0               | 1               | 0         | 0               | 0                | 0   | 1   | 1  | 0               | 1               | 0               | 0                      | 0               |     |  |
|              | 1     | 0       | 0               | 1      | 1               | 0               | 0         | 0               | 0                | 0   | 1   | 0  | 0               | 1               | 0               | 0                      | 1               |     |  |
|              | 1     | 0       | 1               | 0      | 1               | 0               | 0         | 0               | 0                | 0   | 1   | 0  | 1               | 1               | 0               | 1                      | 1               |     |  |
|              | 1     | 0       | 1               | 0      | 0               | 0               | 1         | 0               | 0                | 0   | 1   | 0  | 1               | 0               | 1               | 1                      | 1               |     |  |
|              | 1     | 1       | 0               | 0      | 0               | 0               | 1         | 0               | 0                | 0   | 1   | 1  | 1               | 0               | 1               | 1                      | 0               |     |  |
|              | 1     | 1       | 0               | 0      | 0               | 1               | 0         | 0               | 0                | 0   | 1   | 1  | 0               | 0               | 1               | 0                      | 0               |     |  |
| Disable      | 0     | 0       | 0               | 0      | 0               | 0               | 0         | Х               | 0                | Х   | 0   | Х  | Х               | Х               | Х               | Х                      | Х               |     |  |
| Power Dow    | 0     | 1       | 1               | 1      | 0               | 0               | 0         | Х               | 1                | Х   | 0   | Х  | Х               | Х               | Х               | Х                      | Х               |     |  |
| Brake        | 1     | 1       | 1               | 1      | 0               | 0               | 0         | 0               | 1                | Х   | 1   | L  | L               | L               | L               | L                      | L               |     |  |
| Over I in BR | 0     | 1       | 1               | 1      | 0               | 0               | 0         | 1               | 1                | Х   | 1   | L  | L               | L               | L               | L                      | L               |     |  |
| Over I       | 0     | 0       | 0               | 0      | 0               | 0               | 0         | 1               | 0                | Х   | 1   | L  | L               | L               | L               | L                      | L               |     |  |
|              | 0     | 0       | 0               | 0      | 0               | 0               | 0         | Х               | 0                | Х   | 1   | 1  | 1               | 1               | 1               | 0                      | 1               |     |  |
|              | 0     | 1       | 1               | 1      | 0               | 0               | 0         | Х               | 1                | Х   | 1   | 1  | 1               | 1               | 1               | 0                      | 1               |     |  |
|              | 0     | 0       | 0               | 0      | 0               | 0               | 0         | Х               | 0                | Х   | 1   | 0  | 0               | 0               | 0               | 1                      | 0               |     |  |
|              | 0     | 1       | 1               | 1      | 0               | 0               | 0         | Х               | 1                | Х   | 1   | 0  | 0               | 0               | 0               | 1                      | 0               |     |  |

### **Vishay Siliconix**



### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**

#### Pins 1-3: IN<sub>A</sub>, IN<sub>B</sub>, IN<sub>C</sub>

 $\rm IN_A, \rm IN_B,$  and  $\rm IN_C$  are the commutation sensor inputs, and are intended to be driven by open collector Hall effect switches. These inputs have internal pull up resistors tied to V\_DD, which eliminates the need for external pull up resistors.

#### Pin 4: 60/120

The  $60/\overline{120}$  input allows the use of the Si9979 with either a  $60^{\circ}$  or  $120^{\circ}$  commutation sensor spacing. An internal pull up resistor, which is tied to V<sub>DD</sub>, sets the default condition to  $60^{\circ}$  spacing.  $120^{\circ}$  spacing is selected by pulling this input to ground.

#### Pin 5: EN (Enable)

A logic "1" on this input allows commutation of the motor. This is the default condition as this pin is pulled up internally. When this pin is pulled to ground, all gate drive outputs are turned off.

#### Pin 6: F/R (Forward/Reverse)

A logic "1" on this input selects commutation for motor rotation in the "forward" direction. This is the default condition as this pin is pulled up internally. When this pin is pulled to ground, the commutation sensor logic levels are inverted internally, causing reverse rotation.

#### Pin 7: QS (Quadrature Select)

This input determines whether the bottom MOSFETs or both bottom and top MOSFETs switch in response to the PWM signal. A logic "1" on this input enables only the bottom MOSFETs. This is the default condition as this pin is pulled up internally. When this pin is pulled to ground, both the bottom and top MOSFETs are enabled.

#### Pin 8: PWM

An open collector (drain) or TTL compatible signal is applied to this input to control the motor speed. The QS input determines which MOSFETs are switched in response to the PWM signal. If no PWM signal is being used, this input is left open. It is pulled up internally, which allows the MOSFETs to follow the commutation sequence.

#### Pin 9: BRK

With this input at logic "1", the top MOSFETs are turned off and the bottom MOSFETs are turned on, shorting the motor windings together. This provides a braking torque which is dependent on the motor speed. This is the default condition as this pin is pulled up internally. When this pin is pulled to ground, the MOSFETs are allowed to follow the commutation sequence.



#### Pin 10: TACH

This output provides a minimum 300-nanosecond output pulse for every commutation sensor transition, yielding a 6 pulse per electrical revolution tachometer signal. This output is open drain.

#### Pin 11: FAULT

The FAULT output switches low to indicate that at least one of the following conditions exists, controller disable ( $\overline{EN}$ ), undervoltage lockout, invalid commutation sensor code shutdown, or overcurrent shutdown. This output is open drain.

#### Pin 17: R<sub>T</sub>/C<sub>T</sub>

The junction of the current limit one shot timing resistor and capacitor is connected to this pin. This one-shot is triggered by the current limit comparator when an overcurrent condition exists. This action turns off all the gate drives for the period defined by  $R_T$  and  $C_T$ , thus stopping the flow of current.

#### Pin 18: R<sub>T</sub>

One side of the current limit one shot timing resistor is connected to this pin.

#### Pin 19: I<sub>S</sub>+

This is the sensing input of the current limit comparator and should be connected to the positive side of the current sense resistor. When the voltage across the current sense resistor exceeds 100 mV, the comparator switches and triggers the current limit one-shot. The one-shot turns off all the gate drives for the period defined by  $R_T$  and  $C_T$ , thus stopping the flow of current. If the overcurrent condition remains after the shutdown period, the gate drives will be held off until the overcurrent condition no longer exists.

#### Pin 20: Is-

This pin is the ground reference for the current limit comparator. It should be connected directly to the ground side of the current sense resistor to enhance noise immunity.

#### Pins 12-16, 21-24, 37-41, 44-48: GND

These pins are the return path for both the logic and gate drive circuits. Also, they serve to conduct heat out of the package, into the circuit board.

#### Pin 25: GB<sub>C</sub>

This is the gate drive output for the bottom  $\ensuremath{\mathsf{MOSFET}}$  in Phase C.

#### Pin 26: GT<sub>C</sub>

This is the gate drive output for the top MOSFET in Phase C.

#### Pin 27: S<sub>C</sub>

This pin is negative supply of the high-side drive circuitry. As such, it is the connection for the negative side of the bootstrap capacitor, the top MOSFET Source, the bottom MOSFET Drain, and the Phase C output.

#### Pin 28: CAP<sub>C</sub>

This pin is the positive supply of the high-side circuitry. The bootstrap capacitor for Phase C is connected between this pin and SC.

#### Pin 29: GB<sub>B</sub>

This is the gate drive output for the bottom MOSFET in Phase B.

#### Pin 30: GT<sub>B</sub>

This is the gate drive output for the top MOSFET in Phase B.

#### Pin 31: S<sub>B</sub>

This pin is negative supply of the high-side drive circuitry. As such, it is the connection for the negative side of the bootstrap

#### Pin 34: GT<sub>A</sub>

This is the gate drive output for the top MOSFET in Phase A.

#### Pin 35: S<sub>A</sub>

This pin is negative supply of the high-side drive circuitry. As such, it is the connection for the negative side of the bootstrap capacitor, the top MOSFET Source, the bottom MOSFET Drain, and the Phase A output.

#### Pin 36: CAP<sub>A</sub>

This pin is the positive supply of the high-side circuitry. The bootstrap capacitor for Phase A is connected between this pin and SA.

#### Pin 42: V+

The supply voltage for the Si9979 is connected between this pin and ground. The internal logic and high-side supply voltages are derived from V+.

#### Pin 43: V<sub>DD</sub>

 $V_{\text{DD}}$  is the internal logic and gate drive voltage. It is necessary to connect a capacitor between this pin and ground to insure that the current surges seen at the turn on of the bottom MOSFETs does not trip the undervoltage lockout circuitry.

# Si9979

## **Vishay Siliconix**



### APPLICATIONS



FIGURE 1. Three-Phase Brushless DC Motor Controller









FIGURE 3. Three-Phase AC Motor Controller



**FIGURE 4.** External  $V_{DD}$  Regulator