# DS2437 Smart Battery Monitor #### www.dalsemi.com #### **FEATURES** - Unique 1-Wire<sup>TM</sup> interface requires only one port pin for communication - Provides unique 64-bit serial number to battery packs - Eliminates thermistors by sensing battery temperature on-chip - On-board A/D converter allows monitoring of battery voltage for end-of-charge and end-ofdischarge determination - On-board integrated current accumulator facilitates gas gauging - Real-time clock in binary format - 40-byte nonvolatile user memory available for storage of user data such as gas gauge and manufacturing information - Operating range -40°C to +85°C - Applications include portable computers, portable/cellular phones, consumer electronics, and handheld instrumentation ### **PIN ASSIGNMENT** See Mech. Drawings Section #### PIN DESCRIPTION DQ - Data In/Out VAD - General A/D input VSENS+ - Battery current monitor input (+) VSENS- - Battery current monitor input (-) NC - No connect GND - Digital Ground AGND - Analog Ground X2 - Connection for 32.768 kHz XTAL X1 - Connection for 32.768 kHz XTAL V<sub>DD</sub> - Power Supply (2.7V to 10.0V) ### DESCRIPTION The DS2437 Smart Battery Monitor provides several functions that are desirable to carry in a battery pack: a means of tagging a battery pack with a unique serial number; a direct-to-digital temperature sensor which eliminates the need for thermistors in the battery pack; an A/D converter which measures the battery voltage and current; an integrated current accumulator, which keeps a running total of all current going into and out of the battery; a real-time clock; and 40 bytes of nonvolatile EEPROM memory for storage of important parameters such as battery capacity, capacity remaining, and indication of battery cycling. Information is sent to/from the DS2437 over a 1-Wire interface, so that only one wire (and ground) needs to be connected from a central microprocessor to a DS2437. This means that battery packs need only have three output connectors: battery power, ground, and the 1-Wire interface. Because each DS2437 contains a unique silicon serial number, multiple DS2437s can exist on the same 1-Wire bus. This allows multiple battery packs to be charged or used in the system simultaneously. Applications for the smart battery pack monitor include portable computers, portable/cellular telephones, and handheld instrumentation battery packs in which it is critical to monitor real-time battery performance. Used in conjunction with a microcontroller in the battery pack or host system, the DS2437 1 of 31 013100 provides a complete smart battery pack solution that is fully chemistry-independent. The customization for a particular battery chemistry and capacity is realized in the code programmed into the microcontroller and DS2437 EEPROM, and only a software revision is necessary should a designer wish to change battery pack chemistry. ### **DETAILED PIN DESCRIPTION** | PIN | SYMBOL | DESCRIPTION | |--------------|-------------|---------------------------------------------------------------------------------| | 1 | DQ | Data Input/Out: for 1-Wire operation: open drain | | 3 | VAD | ADC Input: input for general purpose A/D | | 5 | VSENS+ | <b>Battery Input:</b> connection for battery current to be monitored (see text) | | 6 | VSENS- | Battery Input: connection for battery current to be monitored (see text) | | 8 | AGND | Analog Ground: must be at the same potential as GND | | 9 | GND | <b>Digital Ground:</b> must be at the same potential as AGND | | 11 | X2 | Crystal Input: connection for 32.768 kHz for RTC operation | | 13 | X1 | Crystal Input: connection for 32.768 kHz for RTC operation | | 16 | $V_{ m DD}$ | V <sub>DD</sub> Pin: input supply voltage | | 2, 4, 7, 10, | NC | No Connect | | 12, 14, 15 | | | #### **OVERVIEW** The block diagram of Figure 1 shows the seven major components of the DS2437: - 1. 64-bit lasered ROM - 2. temperature sensor - 3. battery voltage A/D - 4. battery current A/D - 5. current accumulators - 6. real-time clock - 7. 40-byte nonvolatile user memory Each DS2437 contains a unique 64-bit lasered ROM serial number so that several battery packs can be charged/monitored by the same host system. Furthermore, other Dallas products featuring the same 1-Wire bus architecture with a 64-bit ROM can reside on the same bus; refer to the Dallas "Automatic Identification Data Book" for the specifications of these products. Communication to the DS2437 is via a 1-Wire port. With the 1-Wire port, the memory and control functions will not be available until the ROM function protocol has been established. The master must first provide one of four ROM function commands: 1) Read ROM, 2) Match ROM, 3) Search ROM, or 4) Skip ROM. These commands operate on the 64-bit lasered ROM portion of each device and can singulate a specific device if many are present on the 1-Wire line as well as indicate to the bus master how many and what types of devices are present. After a ROM function sequence has been successfully executed, the memory and control functions are accessible and the master may then provide any one of the six memory and control function commands. Control function commands may be issued which instruct the DS2437 to perform a temperature measurement or battery voltage A/D conversion. The result of these measurements will be placed in the DS2437's memory map, and may be read by issuing a memory function command which reads the contents of the temperature and voltage registers. Additionally, the charging/discharging battery current is measured without user intervention, and again, the last completed result is stored in DS2437 memory space. The DS2437 uses these current measurements to update three current accumulators: one stores net charge for gas gauge calculations, the second accumulates the total charging current over the life of the battery, and the remaining accumulator tallies battery discharge current. The real time clock data, which can be used in calculating battery self-discharge or time-related charge termination limits, also resides in the DS2437 memory map and can be extracted with a control function command. The nonvolatile user memory of the DS2437 consists of 40 bytes of EEPROM. These locations may be used to store any data the user wishes and are written to using a memory function command. All data and commands are read and written least significant bit first. #### PARASITE POWER The block diagram (Figure 1) shows the parasite-powered circuitry. This circuitry "steals" power whenever the DQ pin is high. DQ will provide sufficient power as long as the specified timing and voltage requirements are met (see the section titled "1-Wire Bus System"). The advantage of parasite power is that the ROM may be read in absence of normal power, i.e., if the battery pack is completely discharged. ### **DS2437 BLOCK DIAGRAM** Figure 1 #### **OPERATION – MEASURING TEMPERATURE** The DS2437 measures temperatures through the use of an onboard proprietary temperature measurement technique. The temperature reading is provided in a 13-bit, two's complement reading, which provides 0.03125°C of resolution. Table 1 describes the exact relationship of output data to measured temperature. The data is transmitted serially over the 1-Wire interface. The DS2437 can measure temperature over the range of -55°C to +125°C in 0.03125°C increments. For Fahrenheit usage, a lookup table or conversion factor must be used. Note that temperature is represented in the DS2437 in terms of a 0.03125°C LSb, yielding the following 13-bit format. The 3 least significant bits of the temperature register will always be 0. The remaining 13 bits contain the two's complement representation of the temperature in °C, with the MSb holding the sign (S) bit. See "Memory Map" section for the TEMPERATURE REGISTER address location. ### Temperature/Data Relationships Table 1 | 2 | 1 2-2 | 2-3 | 2-4 | 2 <sup>-5</sup> | 0<br>(set) | 0<br>(set) | 0<br>(set) | LSB | |----|-------|-----|-----|-----------------|----------------|------------|----------------|-----| | MS | ) | | | (unit = °C) | | | LSb | | | s | 26 | 25 | 24 | 23 | 2 <sup>2</sup> | 21 | 2 <sup>0</sup> | мѕв | | TEMPERATURE | DIGITAL OUTPUT (Binary) | DIGITAL OUTPUT (Hex) | |-------------|-------------------------|----------------------| | +125°C | 01111101 00000000 | 7D00h | | +25.0625°C | 00011001 00010000 | 1910h | | +1/2°C | 00000000 10000000 | 0080h | | 0°C | 00000000 00000000 | 0000h | | -1/2°C | 1111111 10000000 | FF80h | | -25.0625°C | 11100110 11110000 | E6F0h | | -55°C | 11001001 00000000 | C900h | #### OPERATION – MEASURING BATTERY VOLTAGE The on-board analog-to-digital converter (ADC) has 10 bits of resolution and will perform a conversion when the DS2437 receives a command protocol (Convert V) instructing it to do so. The result of this measurement is placed in the 2-byte VOLTAGE REGISTER. The range for the DS2437 ADC is 0V to 10V; this range is suitable for NiCd or NiMH battery packs up to six cells and for lithium ion battery packs of two cells. The full-scale range of the ADC is scaled to 10.23V, resulting in a resolution of 10 mV. While the ADC has a range that extends to 0V, it is important to note that the battery voltage can also be the supply voltage to the DS2437. As such, the accuracy of the ADC begins to degrade below battery voltages of 2.7V, and the ability to make conversions is limited by the operating voltage range of the DS2437. Voltage is expressed in this register in scaled binary format, as outlined in Table 2. Note that while codes exist for values below 2.7V, accuracy of the ADC and the limitation on the DS2437's supply voltage make it unlikely that these values would be used in actual practice. See "Memory Map" section for the VOLTAGE REGISTER address location. ## Voltage/Data Relationships Table 2 | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 23 | 2 <sup>2</sup> | 21 | 20 | LSB | |----------------|----------------|----------------|------------|------------|----------------|----------------|----------------|-----| | MSb | | | | (unit = | 10 mV) | | LSb | | | 0<br>(set) | 0<br>(set) | 0<br>(set) | 0<br>(set) | 0<br>(set) | 0<br>(set) | 2 <sup>9</sup> | 2 <sup>8</sup> | MSB | | BATTERY<br>VOLTAGE | DIGITAL OUTPUT (Binary) | DIGITAL OUTPUT (Hex) | |--------------------|-------------------------|----------------------| | 0.01V | 0000 0000 0000 0001 | 0001h | | 2.7 | 0000 0001 0000 1110 | 010Eh | | 3.6V | 0000 0001 0110 1000 | 0168h | | 5V | 0000 0001 1111 0100 | 01F4h | | 7.2V | 0000 0010 1101 0000 | 02D0h | | 9.99V | 0000 0011 1110 0111 | 03E7h | | 10V | 0000 0011 1110 1000 | 03E8h | For applications requiring a general purpose voltage A/D converter, the DS2437 can be configured so that the result of a Convert V command will place the scaled binary representation of the voltage on the $V_{AD}$ input (as opposed to the $V_{DD}$ input) into the VOLTAGE REGISTER in the same format described in Table 2. Depending upon the state of the configuration register, either (but not both) the $V_{DD}$ or $V_{AD}$ voltage will be stored in the VOLTAGE REGISTER upon receipt of the Convert V command. Refer to the description of the Configuration Register in the Memory Map section for details. If the $V_{AD}$ input is used as the voltage input, the A/D will be accurate for $0V < V_{AD} < 2V_{DD}$ over the range $2.7V < V_{DD} < 5.0V$ . Recall that the battery voltage A/D ( $V_{DD}$ input) loses accuracy as $V_{DD}$ falls below 2.7V. This feature gives the user the ability to have a voltage A/D that meets spec accuracy for inputs over the entire range of $0V < V_{AD} < 10V$ for $V_{DD} = 5.0V$ . #### OPERATION – MEASURING BATTERY CURRENT The DS2437 features a sigma-delta A/D converter that effectively measures the current flow into and out of the battery pack. It does so in the background at a rate of 32 measurements/sec; thus, no command is required to initiate current flow measurements. However, the DS2437 will only perform current A/D measurements if the IAD bit is set to 1 in the CONFIGURATION REGISTER. The DS2437 measures current flow in and out of the battery through the VSENS pins; the voltage from the VSENS+ pin to the VSENS- pin is considered to be the voltage across the current sense resistor, $R_{\rm SENS}$ . While the VSENS+ terminal may be tied directly to the cell side of the $R_{\rm SENS}$ resistor, we recommend using an RC low pass filter between the other side of $R_{\rm SENS}$ and VSENS-. Using a 47 k $\Omega$ (max) resistor ( $R_{\rm F}$ ) and a 0.1 $\mu$ F capacitor ( $C_{\rm F}$ ), the filter cutoff is approximately 32 Hz. The current A/D measures at a rate of 32 times per second, or once every 31.25 ms. This filter will capture the effect of many current spikes and will thus allow the current accumulators to accurately reflect the total charge which has gone into or out of the battery. The current is measured by the ADC with a signed 10-bit (0.004883C) resolution, and the last completed measurement is placed in the CURRENT REGISTER in a sign-extended 2's-complement format. This register is scaled such that a count of 205<sub>10</sub> corresponds to a current level of 1C. Thus, the range of current flow that can be measured is from -2.5C (discharging) to +2.5C (charging). The sign (S) of the current measurement, indicating charge or discharge, resides in the seven most significant bits of the CURRENT REGISTER, as shown in Table 3. See "Memory Map" section for the CURRENT REGISTER address location. ## **Current/Data Relationships** Table 3 | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 20 | LSB | | |-----|----------------|------------------------|----|----------------|----------------|----------------|----------------|-----|--| | MSb | | (unit = 0.004883C) LSb | | | | | | | | | S | S | s | s | s | s | s | 2 <sup>8</sup> | мѕв | | | BATTERY<br>CURRENT | DIGITAL OUTPUT (Binary) | DIGITAL OUTPUT (Hex) | |--------------------|-------------------------|----------------------| | +2.495C | 0000 0001 1111 1111 | 01FFh | | +2.002C | 0000 0001 1001 1010 | 019Ah | | +1.25C | 0000 0001 0000 0000 | 0100h | | +1.001C | 0000 0000 1100 1101 | 00CDh | | 0C | 0000 0000 0000 0000 | 0000h | | -1.001C | 1111 1111 0011 0011 | FF33h | | -1.25C | 1111 1111 0000 0000 | FF00h | | -2.002C | 1111 1110 0110 0110 | FE66h | | -2.500C | 1111 1110 0000 0000 | FE00h | For the DS2437 to output current data scaled as in Table 3, the user is responsible for selecting an $R_{\rm SENS}$ that will provide a 100 mV drop across it at a 2C rate. However, this value could be changed to correspond to a different rate as long as this is comprehended by the user's software in interpreting the results from the DS2437. ### **OPERATION – CURRENT ACCUMULATORS** The DS2437 keeps track of the remaining capacity of a battery through the Integrated Current Accumulator (ICA). The ICA maintains a net accumulated total of current flowing into and out of the battery; therefore, the reading in this register is an indication of the remaining capacity in a battery and may be used in performing gas gauge functions. In addition, the DS2437 has a register that accumulates battery charging (positive) current (CCA) and one that accumulates discharging (negative) current (DCA). This gives the smart battery system information needed to determine the end of life of a rechargeable battery, based on total charge/discharge current over its lifetime. The current measurement described above yields a result of the instantaneous current measured at the 31.25 ms measurement times. This value is then used to increment or decrement the ICA register, increment the CCA (if current is positive), or increment the DCA (if current is negative). The ICA is a scaled 8-bit (0.01C resolution) volatile binary counter which represents the amount of capacity remaining in the battery in terms of the full capacity (1C), normalized to a count of $100_{10}$ . Thus, an ICA count of $100_{10}$ represents 1C of charge or 100% of capacity or fully charged, while a count of 0 represents 0% of capacity or fully discharged. The ICA will count up to $255_{10}$ , but will not roll over if incremented above 2.55C, which should not occur during charging. However, since charging typically provides the battery with more than its rated capacity, the ICA should be reset to a count of $100_{10}$ when charging is complete to indicate that the battery is at 100% of capacity and to ensure that later gas gauge measurements are accurate. The ICA is only incremented/decremented if the IAD bit is set to 1 in the CONFIGURATION REGISTER. Refer to the "Memory Map" section for details of device configuration. Table 4 below illustrates the contents of the ICA. See Memory Map section for the address location of the ICA. ### ICA/Data Relationships Table 4 | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 23 | 2 <sup>2</sup> | 21 | 20 | |--------------------|----------------|----------------|----|----|----------------|----|-----| | MSb (unit = 0.01C) | | | | | | | LSb | | BATTERY<br>CAPACITY | DIGITAL OUTPUT (Binary) | DIGITAL OUTPUT (Hex) | |---------------------|-------------------------|----------------------| | 2.55C | 1111 1111 | FFh | | 1.0C | 0110 0100 | 64h | | 0.5C | 0011 0010 | 32h | | 0.1C | 0000 1010 | 0Ah | | 0C | 0000 0000 | 00h | The Charging Current Accumulator (CCA) is a 2-byte (0.32C resolution) nonvolatile read/write counter which represents the total charging current the battery has encountered in its lifetime. It is only updated when current through $R_{SENS}$ is positive; i.e., the battery is being charged. Because this is a nonvolatile register, the information will accumulate over the lifetime of the battery pack and will not be lost when the battery becomes discharged. Similarly, the Discharge Current Accumulator (DCA) is a 2-byte nonvolatile counter which represents the total discharging current the battery has encountered over its lifetime. It features the same resolution as the CCA and it also is shadowed to EEPROM in the background at the rate of once per 0.32C of discharge current if the DS2437 is properly configured, thus allowing three EEPROM updates for each complete discharge cycle of the battery pack. Table 5 illustrates the contents of the CCA/DCA registers. In reference to the CCA/DCA, the DS2437 can be configured to function in any of three modes. Refer to the Memory Map section for details of device configuration and for the address location of the CCA/DCA. - 1. The CCA/DCA is disabled. Charging/discharging current will not be accumulated, thus allowing free use of EEPROM page 07h otherwise reserved for the CCA/DCA. - 2. The CCA/DCA will accumulate charging/discharging current, but the information will NOT be shadowed to EEPROM. The information could be lost or corrupted upon discharge of the battery (depending upon the voltage to which discharged battery decays). The memory location is reserved for the CCA/DCA, and the <a href="entire page">entire page</a> SHOULD NOT be written to. 3. The CCA/DCA will accumulate charging/discharging current, and the counter information will be shadowed to EEPROM each time the respective counter increments by 0.32C. The memory location is reserved for the CCA/DCA, and the entire page SHOULD NOT be written to. Because the user has read/write access to the entire EEPROM array, including the CCA/DCA locations, the user's software should never allow a write to memory page 07h if the CCA/DCA are used; otherwise CCA/DCA information will be overwritten. Figure 2 below illustrates the activity of the ICA, CCA, and DCA over a sample charge/discharge cycle of a battery pack, assuming the DS2437 is configured for the ICA to function and the CCA/DCA to function and shadow data to EEPROM. To simplify the illustration of the accumulators, they are treated as analog values, although they are digital counters in the DS2437. Note that when the battery becomes fully discharged, i.e., the ICA value reaches 0, the CCA and DCA register values are maintained. ## **CCA/DCA Data Relationships** Table 5 | 27 | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 23 | 2 <sup>2</sup> | 21 | 20 | LSB | |-----|-----------------|-----------------|-----------------|-----|----------------|----|----------------|-----| | MSb | | | | LSb | | | | | | 215 | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 211 | 210 | 29 | 2 <sup>8</sup> | мѕв | | CCA/DCA | DIGITAL OUTPUT (Binary) | DIGITAL OUTPUT (Hex) | |---------|-------------------------|----------------------| | 0C | 0000 0000 0000 0000 | 0000h | | 32C | 0000 0000 0110 0100 | 0064h | | 64C | 0000 0000 1100 1000 | 00C8h | | 100C | 0010 0001 0011 1000 | 0138h | | 20,971 | 1111 1111 1111 1111 | FFFFh | # **CURRENT ACCUMULATOR ACTIVITY** Figure 2 #### **OPERATION – REAL TIME CLOCK** The 32.768 kHz crystal oscillator is used as the time base for the timekeeping functions. The timekeeping functions are double-buffered, allowing the master to read time without the data changing while it is being read. To accomplish this, a snapshot of the counter data is transferred to holding registers which the user accesses. This occurs after the eighth bit of the Recall Memory command. The real-time clock is a 4-byte binary counter with a 1-second resolution. The four bytes are a count of seconds. The real-time clock can accumulate 136 years of seconds before rolling over. Time/date is represented by the number of seconds since a reference point, which is determined by the user. For example, 12:00 A.M., January 1, 1970 could be used as a reference point. Two other time-related functions are available. The first is the DISCONNECT TIMESTAMP, which is written to by the DS2437 whenever it senses that the DQ line has been low for more than 1 second. This condition would signal that the battery pack has been removed from the system; the time when that occurs is written into the DISCONNECT TIMESTAMP register, so that upon replacement into the system, the system can determine how long the device has been in storage, to facilitate self-discharge corrections to the remaining battery capacity. After the disconnect has been detected, the DS2437 reverts to a sleep mode, during which nothing is active except the real time clock. The other timestamp is the END OF CHARGE timestamp, which is written to by the DS2437 whenever it senses that charging is finished (when current changes direction). This timestamp allows the user to calculate the amount of time the battery has been in a discharge or storage state, again to facilitate self-discharge calculations. The format of the RTC, Disconnect, and End of Charge registers are as shown in Table 6. Refer to the "Memory Map" section for the address location of the time-related registers. ## Time Data Relationships Table 6 # **Crystal Selection** A 32.768 kHz crystal, Daiwa Part No. DT26S, Seiko Part No. DS-VT-200 or equivalent can be directly connected to the DS2437 via pins 11 and 13 (X1, X2). The crystal selected for use should have a specified load capacitance (CL) of 6 pF. The crystal is connected directly to the X1 and X2 pins. There is no need for external capacitors or resistors. Note: X1 and X2 are very high impedance nodes. It is recommended that they and the crystal be guard ringed with ground and that high frequency signals be kept away from the crystal area. For more information on crystal selection and crystal layout considerations, please consult Application Note 58, "Crystal Considerations with Dallas Real Time Clocks." #### 64-BIT LASERED ROM Each DS2437 contains a unique ROM code that is 64 bits long. The first 8 bits are a 1-Wire family code (DS2437 code is 1Eh). The next 48 bits are a unique serial number. The last 8 bits are a CRC of the first 56 bits. (See Figure 3.) The 64-bit ROM and ROM Function Control section allow the DS2437 to operate as a 1-Wire device and follow the 1-Wire protocol detailed in the section "1-Wire Bus System." The functions required to control sections of the DS2437 are not accessible until the ROM function protocol has been satisfied. This protocol is described in the ROM function protocol flow chart (Figure 4). The 1-Wire bus master must first provide one of four ROM function commands: 1) Read ROM, 2) Match ROM, 3) Search ROM, or 4) Skip ROM. After a ROM function sequence has been successfully executed, the functions specific to the DS2437 are accessible and the bus master may then provide and one of the six memory and control function commands. ### **64-Bit Lasered ROM** Figure 3 | | 8-BIT CRC CODE | | 48-BIT SERIAL NUMBER | | | 8-BIT FAMILY CODE (1Eh) | | |-----|----------------|-------|----------------------|-----|-----|-------------------------|-----| | MSb | LS | b MSI | ) [ | LSb | MSb | | LSb | ### **CRC Generation** The DS2437 has an 8-bit CRC stored in the most significant byte of the 64-bit ROM. The bus master can compute a CRC value from the first 56 bits of the 64-bit ROM and compare it to the value stored within the DS2437 to determine if the ROM data has been received error-free by the bus master. The equivalent polynomial function of this CRC is: $$CRC = X^8 + X^5 + X^4 + 1$$ The DS2437 also generates an 8-bit CRC value using the same polynomial function shown above and provides this value to the bus master to validate the transfer of data bytes. In each case where a CRC is used for data transfer validation, the bus master must calculate a CRC value using the polynomial function given above and compare the calculated value to either the 8-bit CRC value stored in the 64-bit ROM portion of the DS2437 (for ROM reads) or the 8-bit CRC value computed within the DS2437 (which is read as a 9<sup>th</sup> byte when a scratchpad is read). The comparison of CRC values and decision to continue with an operation are determined entirely by the bus master. There is no circuitry inside the DS2437 that prevents a command sequence from proceeding if the CRC stored in or calculated by the DS2437 does not match the value generated by the bus master. Proper use of the CRC as outlined in the flowchart of Figure 6 can result in a communication channel with a very high level of integrity. The 1-Wire CRC can be generated using a polynomial generator consisting of a shift register and XOR gates as shown in Figure 4. Additional information about the Dallas 1-Wire Cyclic Redundancy Check is available in Application Note 27 entitled "Understanding and Using Cyclic Redundancy Checks with Dallas Semiconductor Touch Memory Products." The shift register bits are initialized to 0. Then starting with the least significant bit of the family code, 1 bit at a time is shifted in. After the 8<sup>th</sup> bit of the family code has been entered, then the serial number is entered. After the 48<sup>th</sup> bit of the serial number has been entered, the shift register contains the CRC value. # 1-Wire CRC CODE Figure 4 # **ROM FUNCTIONS FLOWCHART** Figure 5 # **MEMORY/CONTROL FUNCTIONS FLOWCHART** Figure 6 # MEMORY/CONTROL FUNCTIONS FLOWCHART Figure 6 Cont'd #### **MEMORY MAP** The DS2437's memory is organized as shown in Figure 7. The memory consists of a scratchpad RAM and storage SRAM/EEPROM. The scratchpad helps insure data integrity when communicating over the 1-Wire bus. Data is first written to the scratchpad where it can be read back. After the data has been verified, a copy scratchpad command will transfer the data to the appropriate page in memory (pages 0-2 are primarily volatile SRAM, pages 3-7 are EEPROM). This process insures data integrity when modifying the memory. The DS2437's memory is organized as 64 bytes of memory in eight 8-byte pages. Each page has its own scratchpad space, organized as 8 bytes of memory. When reading a scratchpad, there is a 9<sup>th</sup> byte which may be read with a Read Scratchpad command. This byte contains a cyclic redundancy check (CRC) byte, which is the CRC over all of the 8 bytes in the currently selected scratchpad. This CRC is implemented in the fashion described in the section titled "CRC Generation." ### Page 0 (00h) The first page contains the most frequently accessed information of the DS2437, and most locations are volatile read-only bytes with the exception of the Status / Configuration Register (Byte 0). The Status / Configuration Register is a nonvolatile read/write byte which defines which features of the DS2437 are enabled and how they will function. The register is formatted as follows: IAD = Current A/D Control Bit. 1 = the current A/D and the ICA are enabled, and current measurements will be taken at the rate of 32 Hz; 0 = the current A/D and the ICA have been disabled. CA = Current Accumulator Configuration. 1 = CCA/DCA are enabled, and data will be stored and can be retrieved from page 7, bytes 4-7; 0 = CCA/DCA is disabled, and page 7 can be used for general EEPROM storage. **E2?** = Current Accumulator Shadow Selector bit. 1 = CCA/DCA counter data will be shadowed to EEPROM each time the respective register is incremented by 0.32C; 0 = CCA/DCA counter data will not be shadowed to EEPROM. The CCA/DCA could be lost as the battery pack becomes discharged. If the CA bit in the status/configuration register is set to 0, the E2? bit will have no effect on the DS2437 functionality. **AD** = Voltage A/D Input Select Bit. 1 = the battery input (VDD) is selected as the input for the DS2437 voltage A/D converter; 0 = the general purpose A/D input (VAD) is selected as the voltage A/D input. For either setting, a Convert V command will initialize a voltage A/D conversion. $\mathbf{TB}$ = Temperature Busy Flag. 1 = temperature conversion in progress; 0 = temperature conversion complete. **NVB** = Nonvolatile Memory Busy Flag. 1 = Copy from Scratchpad to EEPROM in progress; 0 = Nonvolatile memory not busy. A copy to EEPROM may take from 2 ms to 10 ms (taking longer at lower supply voltages). ADB = A/D Converter Busy Flag. 1 = A/D conversion in progress on battery voltage; 0 = conversion complete, or no measurement being made. An A/D conversion takes approximately 10 ms. #### X = Don't care Bytes 1 and 2 of page 0 contain the last completed temperature conversion in the format described in the "Operation - Measuring Temperature" section. Bytes 3-4 contain the last completed voltage A/D conversion result and Bytes 5-6 contain the instantaneous current data. Refer to the appropriate section for the data format of these locations. Byte 7 is reserved and will read out as all 1's. ### Page 1 (01h) The second page, Page 1, contains the ICA and real time clock data. Both the RTC and ICA are volatile read/ write locations so that they may be set, changed, or cleared by the host software. Bytes 0-3 contain the RTC data, formatted as described in the "Operation - Real Time Clock" section. Byte 4 contains the 8-bit ICA. Bytes 5-7 are reserved and will read out as all 1's. ### Page 2 (02h) The third page of memory (Page 2) contains the DISCONNECT TIME (first four bytes) and END OF CHARGE (remaining four bytes) timestamps. This page is volatile and read / write. Refer to the "Operation - Real Time Clock" section for the formatting of these locations. ### Pages 3-7 (03h - 07h) The remainder of the memory in the DS2437 (Pages 3 through 7) is backed with EEPROM. This memory provides 40 bytes of user memory which may be used to carry any information the user wishes to store. Additionally, the CCA/DCA information is stored in bytes 4-7 of page 7 if the DS2437 is configured appropriately. If the CCA/DCA is used, page 7 should not be written to or current accumulator data will be overwritten. See "Operation - Current Accumulators" for details. ## **DS2437 MEMORY MAP** Figure 7 | PAGE | BYTE | CONTENTS | R/W | NV? | PAGE | BYTE | CONTENTS | R/W | NV? | |------|------|-------------------------|-----|-----|------|------|--------------------------|-----|-----| | | 0 | STATUS/CONFIGURATION | R/W | YES | | 0 | USER BYTE | R/W | YES | | | 1 | TEMPERATURE LSB | R | NO | | 1 | USER BYTE | R/W | YES | | | 2 | TEMPERATURE MSB | R | NO | | 2 | USER BYTE | R/W | YES | | 0 | 3 | VOLTAGE LSB | R | NO | 3 | 3 | USER BYTE | R/W | YES | | | 4 | VOLTAGE MSB | R | NO | | 4 | USER BYTE | R/W | YES | | | 5 | CURRENT LSB | R | NO | | 5 | USER BYTE | R/W | YES | | | 6 | CURRENT MSB | R | NO | ×. | 6 | USER BYTE | R/W | YES | | | 7 | RESERVED | | | | 7 | USER BYTE | R/W | YES | | | | | | | | | | | | | | 0 | RTC BYTE 0 | R/W | NO | | 0 | USER BYTE | R/W | YES | | | 1 | RTC BYTE 1 | R/W | NO | | 1 | USER BYTE | R/W | YES | | | 2 | RTC BYTE 2 | R/W | NO | | 2 | USER BYTE | R/W | YES | | 1 | 3 | RTC BYTE 3 | R/W | NO | 4 | 3 | USER BYTE | R/W | YES | | | 4 | ICA | R/W | NO | | 4 | USER BYTE | R/W | YES | | | 5 | RESERVED | | | | 5 | USER BYTE | R/W | YES | | | 6 | RESERVED | | | | 6 | USER BYTE | R/W | YES | | | 7 | RESERVED | | | | 7 | USER BYTE | R/W | YES | | | | | | | • | • | • | • | • | | | 0 | DISCONNECT BYTE 0 | R/W | NO | • | • | • | • | • | | | 1 | DISCONNECT BYTE 1 | R/W | NO | • | • | | • | • | | | 2 | DISCONNECT BYTE 2 | R/W | NO | | 0 | USER BYTE | R/W | YES | | 2 | 3 | DISCONNECT BYTE 3 | R/W | NO | | 1 | USER BYTE | R/W | YES | | | 4 | END OF CHARGE | R/W | NO | | 2 | USER BYTE | R/W | YES | | | , | BYTE 0 | | | 7 | 3 | USER BYTE | R/W | YES | | | 5 | END OF CHARGE<br>BYTE 1 | R/W | NO | | 4 | USER BYTE/<br>CCA BYTE 0 | R/W | YES | | | 6 | END OF CHARGE<br>BYTE 2 | R/W | NO | | 5 | USER BYTE/<br>CCA BYTE 1 | R/W | YES | | | 7 | END OF CHARGE<br>BYTE 3 | R/W | NO | | 6 | USER BYTE/<br>DCA BYTE 2 | R/W | YES | | | | | | | | 7 | USER BYTE/<br>DCA BYTE 3 | R/W | YES | #### 1-Wire BUS SYSTEM The 1-Wire bus is a system which has a single bus master and one or more slaves. The DS2437 behaves as a slave. The discussion of this bus system is broken down into three topics: hardware configuration, transaction sequence, and 1-Wire signaling (signal types and timing). #### HARDWARE CONFIGURATION The 1-Wire bus has only a single line by definition; it is important that each device on the bus be able to drive it at the appropriate time. To facilitate this, each device attached to the 1-Wire bus must have open drain or 3-state outputs. The 1-Wire port of the DS2437 (DQ pin) is open drain with an internal circuit equivalent to that shown in Figure 8. A multidrop bus consists of a 1-Wire bus with multiple slaves attached. The 1-Wire bus requires a pullup resistor of approximately $5 \text{ k}\Omega$ . # **HARDWARE CONFIGURATION** Figure 8 The idle state for the 1-Wire bus is high. If for any reason a transaction needs to be suspended, the bus MUST be left in the idle state if the transaction is to resume. Infinite recovery time can occur between bits so long as the 1-Wire bus is in the inactive (high) state during the recovery period. If this does not occur and the bus is left low for more than 480 µs, all components on the bus will be reset. ### TRANSACTION SEQUENCE The protocol for accessing the DS2437 via the 1-Wire port is as follows: - Initialization - ROM Function Command - Memory Function Command - Transaction/Data #### INITIALIZATION All transactions on the 1-Wire bus begin with an initialization sequence. The initialization sequence consists of a reset pulse transmitted by the bus master followed by presence pulse(s) transmitted by the slave(s). The presence pulse lets the bus master know that the DS2437 is on the bus and is ready to operate. For more details, see the "1-Wire Signaling" section. #### ROM FUNCTION COMMANDS Once the bus master has detected a presence, it can issue one of the four ROM function commands. All ROM function commands are eight bits long. A list of these commands follows (refer to flowchart in Figure 5): ## Read ROM [33h] This command allows the bus master to read the DS2437's 8-bit family code (1Eh), unique 48-bit serial number, and 8-bit CRC. This command can only be used if there is a single DS2437 on the bus. If more than one slave is present on the bus, a data collision will occur when all slaves try to transmit at the same time (open-drain will produce a wired-AND result). # Match ROM [55h] The Match ROM command, followed by a 64-bit ROM sequence, allows the bus master to address a specific DS2437 on a multidrop bus. Only the DS2437 that exactly matches the 64-bit ROM sequence will respond to the following memory function command. All slaves that do not match the 64-bit ROM sequence will wait for a reset pulse. This command can be used with a single or multiple devices on the bus. ## Skip ROM [CCh] This command can save time in a single-drop bus system by allowing the bus master to access the memory functions without providing the 64-bit ROM code. If more than one slave is present on the bus and a read command is issued following the Skip ROM command, data collision will occur on the bus as multiple slaves transmit simultaneously (open drain pulldowns will produce a wired-AND result). ### Search ROM [F0h] When a system is initially brought up, the bus master might not know the number of devices on the 1-Wire bus or their 64-bit ROM codes. The search ROM command allows the bus master to use a process of elimination to identify the 64-bit ROM codes of all slave devices on the bus. ### **Example of a ROM Search** The ROM search process is the repetition of a simple three-step routine: read a bit, read the complement of the bit, then write the desired value of that bit. The bus master performs this simple, 3-step routine on each bit of the ROM. After one complete pass, the bus master knows the contents of the ROM in one device. The remaining number of devices and their ROM codes may be identified by additional passes. The following example of the ROM search process assumes four different devices are connected to the same 1-Wire bus. The ROM data of the four devices is as shown (LSb first): ROM1 = 00110101... ROM2 = 10101010... ROM3 = 11110101... ROM4 = 00010001... The search process is as follows: - 1. The bus master begins the initialization sequence by issuing a reset pulse. The slave devices respond by issuing simultaneous presence pulses. - 2. The bus master will then issue the search ROM command on the 1-Wire bus (F0h). - 3. The bus master reads a bit from the 1-Wire bus. Each device will respond by placing the value of the first bit of their respective ROM data onto the 1-Wire bus. ROM1 and ROM4 will place a 0 onto the 1-Wire bus, i.e., pull it low. ROM2 and ROM3 will place a 1 onto the 1-Wire bus by allowing the line to stay high. The result is the logical AND of all devices on the line; therefore the bus master sees a 0. The bus master reads another bit. Since the Search ROM data command is being executed, all of the devices on the 1-Wire bus respond to this second read by placing the complement of the first bit of their respective ROM data onto the 1-Wire bus. ROM1 and ROM4 will place a 1 onto the 1-wire, allowing the line to stay high. ROM2 and ROM3 will place a 0 onto the 1-wire; thus it will be pulled low. The bus master again observes a 0 for the complement of the first ROM data bit. The bus master has determined that there are some devices on the 1-Wire bus that have a 0 in the first position and others that have a 1. The data obtained from the two reads of the three-step routine have the following interpretations: - 00 There are still devices attached which have conflicting bits in this position. - 01 All devices still coupled have a 0-bit in this bit position. - 10 All devices still coupled have a 1-bit in this bit position. - 11 There are no devices attached to the 1-Wire bus. - 4. The bus master writes a 0. This deselects ROM2 and ROM3 for the remainder of this search pass, leaving only ROM1 and ROM4 connected to the 1-Wire bus. - 5. The bus master performs two more reads and receives a 0-bit followed by a 1-bit. This indicates that all devices still coupled to the bus have 0s as their second ROM data bit. - 6. The bus master then writes a 0 to keep both ROM1 and ROM4 coupled. - 7. The bus master executes two reads and receives two 0-bits. This indicates that both 1-bits and 0-bits exist as the 3<sup>rd</sup> bit of the ROM data of the attached devices. - 8. The bus master writes a 0-bit. This deselects ROM1 leaving ROM4 as the only device still connected. - 9. The bus master reads the remainder of the ROM bits for ROM4 and continues to access the part if desired. This completes the first pass and uniquely identifies one part on the 1-Wire bus. - 10. The bus master starts a new ROM search sequence by repeating steps 1 through 7. - 11. The bus master writes a 1-bit. This decouples ROM4, leaving only ROM1 still coupled. - 12. The bus master reads the remainder of the ROM bits for ROM1 and communicates to the underlying logic if desired. This completes the second ROM search pass, in which another of the ROMs was found. - 13. The bus master starts a new ROM search by repeating steps 1 through 3. - 14. The bus master writes a 1-bit. This deselects ROM1 and ROM4 for the remainder of this search pass, leaving only ROM2 and ROM3 coupled to the system. - 15. The bus master executes two read time slots and receives two 0s. - 16. The bus master writes a 0-bit. This decouples ROM3, and leaving only ROM2. - 17. The bus master reads the remainder of the ROM bits for ROM2 and communicates to the underlying logic if desired. This completes the third ROM search pass, in which another of the ROMs was found. - 18. The bus master starts a new ROM search by repeating steps 13 through 15. - 19. The bus master writes a 1-bit. This decouples ROM2, leaving only ROM3. - 20. The bus master reads the remainder of the ROM bits for ROM3 and communicates to the underlying logic if desired. This completes the fourth ROM search pass, in which another of the ROMs was found. Note that the bus master learns the unique ID number (ROM data pattern) of one 1-Wire device on each ROM Search operation. The time required to derive the part's unique ROM code is: $$960 \mu s + (8 + 3 \times 64) 61 \mu s = 13.16 ms$$ The bus master is therefore capable of identifying 75 different 1-Wire devices per second. #### MEMORY COMMAND FUNCTIONS The following command protocols are summarized in Table 6, and by the flowchart of Figure 6. # Write Scratchpad [4Ehxxh] This command writes to the scratchpad page xxh of the DS2437. The entire 8-byte scratchpad space may be written, but all writing begins with the byte present at address 0 of the selected scratchpad. After issuing this command, the user must send the page number of the scratchpad to be written; then the user may begin writing data to the DS2437 scratchpad. Writing may be terminated at any point by issuing a reset. Valid page numbers for writing are 00h-07h. # Read Scratchpad [BEhxxh] This command reads the contents of the scratchpad page xxh on the DS2437. After issuing this command, the user must send the page number of the scratchpad to be read, and then may begin reading the data, always beginning at address 0 of the selected scratchpad. The user may read through the end of the scratchpad space (byte 07h), with any reserved data bits reading all logic 1s and after which the data read will be all logic 1s. If not all locations are to be read, the master may issue a reset to terminate reading at any time. Valid page numbers are 00h - 07h. ### Copy Scratchpad [48hxxh] This command copies the scratchpad page xxh into the EEPROM / SRAM memory page xxh of the DS2437. After issuing this command, the user must write a page number to direct which page of memory the scratchpad is to be copied. Valid page numbers are 00h - 07h. If the bus master issues read time slots following this command, the DS2437 will output 0 on the bus as long as it is busy copying the scratchpad to SRAM/EEPROM; it will return a 1 when the copy process is complete. ## Recall Memory [B8hxxh] This command recalls the stored values in EEPROM/SRAM page xxh to the scratchpad page xxh. This command must procede a Read SPxx command in order to read any page of memory on the DS2437. No data is available directly with a Read SP command. Valid page numbers are 00h - 07h. ## Convert T [44h] This command begins a temperature conversion. No further data is required. The temperature conversion will be performed and then the DS2437 will remain idle. If the bus master issues read time slots following this command, the DS2437 will output 0 on the bus as long as it is busy making a temperature conversion; it will return a 1 when the temperature conversion is complete. ## Convert V [B4h] This command instructs the DS2437 to initiate a voltage analog-to-digital conversion cycle. The voltage supply that is measured is defined by the AD bit of the Status/Configuration register. This sets the ADB flag (see Status/Configuration register discussion in the Memory Map section). When the A/D conversion is done, the ADB flag is cleared and the current voltage value is placed in the VOLTAGE REGISTER of page 00h. While an A/D conversion is taking place, all other memory functions are still available for use. If the bus master issues read time slots following this command, the DS2437 will output 0 on the bus as long as it is busy making a voltage measurement; it will return a 1 when the conversion is complete. ### **DS2437 COMMAND SET** Table 6 | | MEMORY COMMANDS | | | | | | | | | |------------------|----------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--| | INSTRUCTION | DESCRIPTION | PROTOCOL | 1-WIRE BUS<br>MASTER<br>STATUS AFTER<br>ISSUING<br>PROTOCOL | 1-WIRE BUS DATA<br>AFTER ISSUING<br>PROTOCOL | | | | | | | Read Scratchpad | Reads bytes from<br>DS2437 Scratchpad<br>page xxh | BEh <page<br>00h-07Fh&gt;</page<br> | Rx | <read bytes<br="" nine="" to="" up="">of data&gt;</read> | | | | | | | Write Scratchpad | Writes bytes to<br>DS2437 Scratchpad<br>page xxh | 4Eh <page<br>00h-07h&gt;</page<br> | Tx | <pre><write bytes="" data="" eight="" of="" to="" up=""></write></pre> | | | | | | | Copy Scratchpad | Copies entire contents<br>of Scratchpad page<br>xxh to eight-byte<br>EEPROM/SRAM<br>page xxh | 48h <page<br>00h-07h&gt;</page<br> | Idle or Rx of<br>NVB bit | {NVB bit in Status<br>Register = 1 until copy<br>complete (2-10 ms,<br>typ)} | | | | | | | Recall Memory | Copies entire contents<br>of EEPROM/SRAM<br>page xxh to<br>Scratchpad page xxh | B8h <page<br>00h-07h&gt;</page<br> | Idle | Idle | | | | | | | | REGISTER COMMANDS | | | | | | | | | | |-------------|--------------------------------------------|----------|-------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--|--| | INSTRUCTION | DESCRIPTION | PROTOCOL | 1-WIRE BUS<br>MASTER<br>STATUS AFTER<br>ISSUING<br>PROTOCOL | 1-WIRE BUS DATA<br>AFTER ISSUING<br>PROTOCOL | | | | | | | | Convert T | Initiates temperature conversion | 44h | Idle or Rx of<br>TB bit | {TB bit in Status<br>Register = 1 until<br>conversion complete} | | | | | | | | Convert V | Convert V Initiates voltage A/D conversion | | Idle or Rx of<br>ADB bit | {ADB bit in Status<br>Register = 1 until<br>conversion complete} | | | | | | | ### **NOTES:** - 1. Temperature conversion takes up to 1 second. - 2. A/D conversion takes up to 2 ms. - 3. EEPROM write takes up to 50 ms. ## **Sample Command Sequence** Table 7 Example: Bus Master enables the ICA, CCA, and DCA on a single DS2437 and configures it such that the CCA/DCA information is shadowed to EEPROM. The voltage A/D is configured such that the DS2437 will perform voltage measurements on the battery (VDD) voltage. | MASTER MODE | DATA (LSB FIRST) | COMMENTS | |-------------|------------------|---------------------------------------------| | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | 4Eh00h | Issue Write SP 00h Command | | TX | 0Fh | Sets ICA, CA, E2?, AD Bits Active | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | BEh00h | Issue Read SP 00h Command | | RX | <9 data bytes> | Read Scratchpad Data and CRC | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | 48h00h | Issue Copy SP 00h Command | | RX | Read Slots | DS2437 returns a 1 when Copy SP is complete | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse, done | # Sample Command Sequence Table 8 Example: Bus Master issues a temperature and voltage conversion, then reads the temperature, battery voltage, battery current, all on a single DS2437. | MASTER MODE | DATA (LSB FIRST) | COMMENTS | |-------------|------------------|--------------------------------------------------------------------------------------------------| | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | 44h | Issue Convert Temperature Command, Read Slots | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | B4h | Issue Convert Voltage Command | | TX | Reset | Reset pulse, Read Slots | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | B8h00h | Issue Recall Memory Page 00h Command | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | BEh00h | Issue Read SP 00h Command | | RX | <9 data bytes> | Read Scratchpad Data and CRC. This page contains temperature, voltage, and current measurements. | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse, done | # Sample Command Sequence Table 9 Example: Assuming a single DS2437 is configured for its current accumulators to function, this sequence allows the Bus Master to read the three current accumulators. | MASTER MODE | DATA (LSB FIRST) | COMMENTS | |-------------|------------------|-----------------------------------------------------------------------------------------------------------| | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | B8h01h | Issue Recall Memory page 01h Command | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | BEh01h | Issue Read SP 01h Command | | RX | <9 data bytes> | Read Scratchpad Data and CRC. The ICA is located in byte 04h | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | B8h07h | Issue Recall Memory page 07h Command | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse | | TX | CCh | Skip ROM | | TX | BEh07h | Issue Read SP 07h Command | | RX | <9 data bytes> | Read Scratchpad Data and CRC. The CCA is located in bytes 04h-05h and the DCA is located in bytes 06h-07h | | TX | Reset | Reset Pulse | | RX | Presence | Presence Pulse, done | #### I/O SIGNALING The DS2437 requires strict protocols to insure data integrity. The protocol consists of several types of signaling on one line: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. All of these signals, with the exception of the presence pulse, are initiated by the bus master. The initialization sequence required to begin any communication with the DS2437 is shown in Figure 9. A reset pulse followed by a presence pulse indicates the DS2437 is ready to send or receive data given the correct ROM command and memory function command. The bus master transmits (Tx) a reset pulse (a low signal for a minimum of $480 \,\mu s$ ). The bus master then releases the line and goes into a receive mode (Rx). The 1-Wire bus is pulled to a high state via the 5 k $\Omega$ pullup resistor. After detecting the rising edge on the I/O pin, the DS2437 waits 15-60 $\mu s$ and then transmits the presence pulse (a low signal for 60-240 $\mu s$ ). DS2437 data is read and written through the use of time slots to manipulate bits and a command word to specify the transaction. ### INITIALIZATION PROCEDURE "RESET AND PRESENCE PULSES" Figure 9 #### **Write Time Slots** A write time slot is initiated when the host pulls the data line from a high (inactive) logic level to a low logic level. There are two types of write time slots: Write 1 time slots and Write 0 time slots. All write time slots must be a minimum of $60~\mu s$ in duration with a minimum of a 1 $\mu s$ recovery time between individual write cycles. The DS2437 samples the I/O line in a window of 15 $\mu$ s to 60 $\mu$ s after the I/O line falls. If the line is high, a Write 1 occurs. If the line is low, a Write 0 Occurs (See Figure 10). For the host to generate a Write 1 time slot, the data line must be pulled to a logic low level and then released, allowing the data line to pull up to a high level within 15 microseconds after the start of the write time slot. For the host to generate a Write 0 time slot, the data line must be pulled to a logic low level and remain low for the duration of the write time slot. ### **Read Time Slots** The host generates read time slots when data is to be read from the DS2437. A read time slot is initiated when the host pulls the data line from a logic high level to logic low level. The data line must remain at a low logic level for a minimum of 1 $\mu s$ ; output data from the DS2437 is then valid within the next 14 $\mu s$ maximum. The host therefore must stop driving the I/O pin low in order to read its state 15 $\mu$ s from the start of the read slot. (see Figure 10). By the end of the read time slot, the I/O pin will pull back high via the external pullup resistor. All read time slots must be a minimum of 60 $\mu$ s in duration with a minimum of a 1 $\mu$ s recovery time between individual read slots. Figure 11 shows that the sum of $t_{INIT}$ , $t_{RC}$ , and $t_{SAMPLE}$ must be less than 15 $\mu$ s. Figure 12 shows that system timing margin is maximized by keeping $t_{INIT}$ , and $t_{RC}$ as small as possible and by locating the master sample time toward the end of the 15 $\mu$ s period. #### RELATED APPLICATIONS NOTES The following Application Notes can be applied to the DS2437. These notes can be obtained from the Dallas Semiconductor Application Note Book, via our website at http://www.dalsemi.com, or through our faxback service at (972) 371-4441. **Application Note 27:** "Understanding and Using Cyclic Redundancy Checks with Dallas Semiconductor Touch Memory Product" **Application Note 74:** "Reading and Writing Touch Memories via Serial Interfaces" **Application Note 110:** "NiCd/NiMH Intelligent Battery System Reference Design Using the DS2437" Sample 1-Wire subroutines that can be used in conjunction with AN74 can be downloaded from the website. # **READ / WRITE TIMING DIAGRAM** Figure 10 # **DETAILED MASTER READ 1 TIMING** Figure 11 # **RECOMMENDED MASTER READ 1 TIMING** Figure 12 #### **ABSOLUTE MAXIMUM RATINGS\*** Voltage on VDD and VAD, Relative to Ground -0.3V to +12V Voltage on VSENS+, VSENS-, Relative to Ground $>\pm 300$ mV Voltage on Any Pin Relative to Ground -0.3V to +7.0V Operating Temperature $-55^{\circ}$ C to $+85^{\circ}$ C Storage Temperature $-55^{\circ}$ C to $+125^{\circ}$ C Soldering Temperature $-50^{\circ}$ C for $10^{\circ}$ Seconds \* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # RECOMMENDED DC **OPERATING CONDITIONS** (-40°C to +85°C; $2.7V \le V_{DD} \le 10.0V$ ) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |-------------------|-------------------|-----------|-------------|-----|-------------|-------|-------| | Supply Voltage | $V_{\mathrm{DD}}$ | | 2.7 | | 10.0 | V | 3 | | Data Pin | DQ | | -0.3 | | +5.5 | V | 3 | | DQ Pullup Voltage | | | 2.7 | | 5.5 | | | | Analog Ground | AGND | | GND<br>-0.5 | | GND<br>+0.5 | V | 3 | **DC ELECTRICAL CHARACTERISTICS** (-40°C to +85°C; $2.7V \le V_{DD} \le 10.0V$ ) | | | | <u> </u> | | - , | | | |------------------|-----------------|------------------------------------------------------------------------------|----------|-----|------|-------|-------| | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | | Input Logic High | $V_{IH}$ | | 2.0 | | | V | 3 | | Input Logic Low | $V_{IL}$ | | -0.3 | | 0.8 | V | 3 | | Shutdown Current | $I_{DD1}$ | DQ=0, RTC<br>Active | | 10 | 15 | μΑ | 2, 4 | | Standby Current | $I_{DD2}$ | DQ=1, ICA<br>Active | | 50 | 100 | μΑ | 2, 4 | | Active Current | I <sub>DD</sub> | Temperature <u>or</u> Voltage Conversions <u>or</u> EEPROM write in progress | | 250 | 1000 | μА | 4 | | Input Resistance | $R_{\rm I}$ | DQ | | | 500 | kΩ | 5 | # **ELECTRICAL CHARACTERISTICS:** **DIGITAL THERMOMETER** (-40°C to +85°C; $2.7V \le V_{DD} \le 10.0V$ ) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |------------------------------------------------------------------------------------|--------------------|-------------|-----|-----|------|-------|-------| | $\begin{array}{c} Thermometer\ Error \\ (T_{ACTUAL}\ -\ T_{MEASURED}) \end{array}$ | $T_{ERR}$ | 0°C to 70°C | | | ±2 | °C | 6 | | Resolution | | | | | 13 | bits | | | Conversion Time | t <sub>CONVT</sub> | | | 400 | 1000 | ms | | ### **ELECTRICAL CHARACTERISTICS:** **VOLTAGE A/D CONVERTER** (-40°C to +85°C; $2.7V \le V_{DD} \le 10.0V$ ) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |--------------------------------------|--------------------|----------------------------|-----|-----|-----------|-------|-------| | A/D Error | $VAD_{ERR}$ | | | ±10 | ±50 | mV | | | V <sub>AD</sub> Input Range | $V_{ADR}$ | $2.7V \le V_{DD} \le 5.0V$ | 0 | | $2V_{DD}$ | V | 3 | | V <sub>AD</sub> Input Range | $V_{ADR1}$ | $V_{DD} > 5.0 V$ | 0 | | 10.0 | V | 3 | | V <sub>DD</sub> Input Range | $V_{DDR}$ | | 2.7 | | 10.0 | V | 3 | | Resolution | | | | | 10 | bits | | | Conversion Time | t <sub>CONVV</sub> | | | | 2 | ms | | | No Missing Code<br>Temperature Range | | | -40 | | +85 | °C | | | Monotonicity | | | | | Guarante | ed | | # **ELECTRICAL CHARACTERISTICS:** **CURRENT A/D CONVERTER** (-40°C to +85°C; $4.5V \le V_{DD} \le 10.0V$ ) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------------|--------------------|-----------|-----|-----|-----|-------|-------| | Current Measurement<br>Error | IAD <sub>ERR</sub> | | | ±2 | | LSB | 1 | | Integrated Current<br>Error | CA <sub>ERR</sub> | | | 2 | 5 | % | | | Instantaneous Current<br>Resolution | | | | | 10 | bits | | # **ELECTRICAL CHARACTERISTICS:** **RTC COUNTER** (-40°C to +85°C; $2.7V \le V_{DD} \le 10.0V$ ) | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |-------------|--------------------|-----------|-----|-----|-----|-------|-------| | Clock Error | RTC <sub>ERR</sub> | | | | | | 6 | | Resolution | | | 1 | | | sec | | ### **AC ELECTRICAL CHARACTERISTICS:** ### 1-WIRE INTERFACE $(-40^{\circ}\text{C to } +85^{\circ}\text{C}; 2.7\text{V} \le \text{V}_{DD} \le 10.0\text{V})$ | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |----------------------|-------------------|-----------|-----|-----|-----|-------|-------| | Time Slot | $t_{SLOT}$ | | 60 | | 120 | μs | | | Recovery Time | $t_{REC}$ | | 1 | | | μs | | | Write 0 Low Time | $t_{ m LOW0}$ | | 60 | | 120 | μs | | | Write 1 Low Time | $t_{LOW1}$ | | 1 | | 15 | μs | | | Read Data Valid | $t_{ m RDV}$ | | | | 15 | μs | | | Reset Time High | t <sub>RSTH</sub> | | 480 | | | μs | | | Reset Time Low | $t_{RSTL}$ | | 480 | | | μs | | | Presence Detect High | t <sub>PDH</sub> | | 15 | | 60 | μs | | | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | NOTES | |---------------------|-----------|-----------|-----|-----|-----|-------|-------| | Presence Detect Low | $t_{PDL}$ | | 60 | | 240 | μs | | | DQ Capacitance | $C_{DQ}$ | | | | 25 | pF | | ### **NOTES:** - 1. Current measurement accuracy is $\pm 2$ LSb or 2%, whichever is greater. Contact the factory for applications with less than 4.5V supply voltage. - 2. Shutdown and Standby currents specified for the range 0°C to 70°C. - 3. All Voltages are referenced to GND. - 4. $I_{DD}$ specified with $V_{DD} = 5.0$ V. - 5. Input load is to GND. - 6. Refer to Application Note 58. - 7. See Figure 13 for internal ground connections. GND and AGND must be connected to the same potential. # **INTERNAL GROUND CONNECTIONS** Figure 13 # **TIMING DIAGRAMS** Figure 14 ## 1-WIRE WRITE 1 TIME SLOT ### 1-WIRE WRITE 0 TIME SLOT ### 1-WIRE READ TIME SLOT ## 1-WIRE RESET PULSE