INTEGRATED CIRCUIT TC8570P/F ## TC8570P/F (Universal Asynchronous Receiver Transmitter) ## 1. INTRODUCTION The TC8570P/F (UART) is a programmable asynchronous communication LSI. The UART includes a programmable Baud Generator, and is packaged by 40 pin DIP or 44 PIN miniFP. The UART reforms serial-to-parallel conversion about datacharacter from MODEM, and parallel-to-serial conversion about it from CPU. The CPU can always read status of the UART. The status information include the type and condition of the transfer operations which are transmitted by the UART, and any error information(parity, overrun, framing, or break interrupt). The UART furnishes a complete MODEM control, and processor interrupt function. These functions realize the software architecture to satisfy the user's demands to minimize the CPU occupation time to control communication link. Also, the UART includes the co-operation mode. When the mode is selected, outputs of data bus and serial transfer are controlled. (Internal operation is not influenced.) It is possible that the composition which use the two UARTs is simple. The two UARTs connect the common CPU bus, and reading from the UART and serial transfer are selected either, writting into the UART is possible at the same time. ## 2. FEATURES - o 8 bit CPU bus compatible - o Full double buffering - o Four independent interrupt priority control functions - o Programmable Baud Generator to divide any input clock by 1 to( $2^{16}$ -1)and to generate the internal 16 X clock - o Independent receiver clock input - o MODEM control functions (CTS, RTS, DSR, DTR, CI, and DCD) - o 5 to 8 bit characters - o Even, odd, or non-parity bit generation and detection - o 1, 1.5, or 2 stop bit generation - o False start bit detection - o Break character transmission and detection - o Error detection (break, parity, overrun, and framing error) - o Complete status reporting capabilities - o Internal diagnostic capabilities (loopback for communication link, interrupt and receiver error simulation) - o All inputs are TTL compatible (except /MSEL input) - o Silicon-Gate CMOS construction - o Single +5V power supply - o 40 pin DIP or 44 pin miniFP ## D 7.75-37-05 TC8570P/F ## TOSHIBA # INTEGRATED CIRCUIT ## 3. DESCRIPTION OF PIN ## 3.1 PIN CONFIGURATION ## TC8570P | PIN | | | PIN | Γ | | |-----|----|------------------|-----|----|---------------| | SO. | 10 | PIN NAME | NO. | 10 | PIN NAME | | 1 | 10 | DB0 | 21 | ī | ∕RD | | 2 | 10 | DB1 | 22 | 1 | RD | | 3 | 10 | DB2 | 23 | 0 | ∕RDOUT | | 4 | 10 | DR3 | 24 | 0 | CSOUT | | 5 | 10 | DB4 | 25 | Г | ∕ALE | | 6 | 10 | DB5 | 26 | 1 | A 2 | | 7 | 10 | DB6 | 27 | 1 | A 1 | | 8 | 10 | DB7 | 28 | Ī | A0 | | 9 | 1 | RCLK | 29 | ī | <b>∕MASEL</b> | | 10 | - | SIN | 30 | 0 | INTRPT | | 1.1 | 0 | SOUT | 3 1 | 0 | ∕OUT2 | | 12 | I | CS0 | 32 | 0 | ∕RTS | | 13 | - | CS1 | 33 | 0 | /DTR | | 14 | 1 | ∕cs2 | 34 | 0 | ∕OUT1 | | 15 | 0 | <b>∕</b> BAUDOUT | 35 | 1 | RESET | | 16 | 1 | XIN | 36 | I | ∕CTS | | 17 | 0 | XOUT | 37 | ī | /DSR | | 18 | I | ∕WR | 38 | 1 | /DCD | | 19 | l | WR | 39 | 1 | /C1 | | 20 | ឋ | GND | 40 | ٧ | vcc | ## TC8570F | PIN | | | PIR | | | |-----|----|-----------------|-----|----|----------| | NO. | iυ | PIN NAME | NO. | ιo | PIN NAME | | 1 | 10 | DR1 | 23 | ì | A 2 | | 2 | 10 | DB5 | 24 | 1 | Λ1 | | 3 | 10 | DB6 | 25 | 1 | A 0 | | 4 | 10 | DB7 | 26 | ì | /MASEL | | -5 | I | RCLK | 27 | 0 | INTRPT | | ť | 1 | SIN | 2.8 | | NC | | 7 | 0 | SOUT | 29 | 0 | /OU 1 2 | | δ | 1 | CSO | 30 | 0 | /RTS | | 9 | Ī | CSI | 31 | 0 | /DTR | | 10 | 1 | /CS2 | 32 | 0 | ∕OUT1 | | 11 | 0 | <b>∠BAUDOUT</b> | 33 | 1 | RESET | | 12 | I | XIN | 34 | 1 | /CTS | | 13 | 0 | XOUT | 35 | 1 | /DSR | | 14 | I | ∕W'R | 36 | I | /DCD | | 15 | ı | WR | 37 | l | /C1 | | 16 | G | GND | 38 | ٧ | VCC | | 17 | ٧ | vcc | 39 | ٧ | (VCC) | | 18 | ı | ∕RD | 40 | 10 | DR0 | | 19 | 1 | RD | 41 | 10 | DB I | | 20 | 0 | ∕RDOUT | 42 | lø | DB2 | | 21 | 0 | CSOUT | 43 | 10 | DB3 | | 22 | 1 | /ALE | 44 | 10 | DB4 | # INTEGRATED CIRCUIT ア・フ*S*-37*-*05 TC8570P/F ## 3.2 FUNCTIONAL DESCRIPTION OF TERMINALS o RESET (Reset) Schmitt Trigger Input When this input is "H", all registers (except of the Receiver Data, Transmitter Data Buffer, and Baud Generator) and control logic are cleared. Also, output signal of MODEM are cleared. (TABLE-1) TABLE-1 Reset Functions | Register / Buffer / Signal (Register bit) | Reset Condition 7 6 5 4 3 2 1 0 | Reset Control | | | | |-----------------------------------------------|-----------------------------------|----------------------|--|--|--| | Interrupt Enable Register | 0000 | Reset Input | | | | | Interrupt Ident. Register | 0001 | Reset Input | | | | | Line Control Register | 0 0 0 0 0 0 0 0 1 | Reset Input | | | | | MODEM Control Register | 0 0 0 0 0 0 0 0 | Reset Input | | | | | Line Status Register | 0 1 1 0 0 0 0 0 | Reset Input | | | | | MODEM Status Register | X X X X O O O O | Reset Input | | | | | SOUT | High | Reset Input | | | | | Receiver Line Status Interrupt | Low | Reset Input/LSR Read | | | | | Received Data Ready Interrupt | Low | Reset Input/RDB Read | | | | | Transmitter Data Buffer Empty Interrupt | Low | IIR Read / TDB Write | | | | | MODEM Status Interrupt | Low | Reset Input/MSR Read | | | | | /OUT 1, /OUT 2, /RTS, /DTR | ALL High | Reset Input | | | | -: Always 0 X: External Input - o XIN (Xtal In) Input This input connects the crystal oscillator or the external clock signal. - o XOUT (Xtal Out) Output This output is inverted signal of XIN, or connected the crystal oscillator. - o CSO, CS1, /CS2 (Chip Select) Input When CSO and CS1 are "H" and /CS2 is "L", the chip is selected and enabled communication between the UART and the CPU. When the co-operation mode (/MSEL=0) is selected, CS1 is not a chip select signal but an input terminal whose contents can be known by reading the Scratchpad Register (it appears DO bit). - o AO, A1, A2 (Address) Input These inputs are used to select the register of the UART for the duration of a read or a write operation. # INTEGRATED CIRCUIT T-75-37-05 TC8570P/F - o /ALE (Address Latch Enable) Input This input is used to latch the address (AO, A1, A2) and chip select (CSO, CS1, /CS2) signals with the edge from "L" to "H". When the address and chip select signals are stable for the duration of a read or a write operation, /ALE ties permanently "L". If these are not stable, it is necessary to be active "L". When the co-operation mode (/MSEL=0) is selected, this terminal is not the latch signal but the output enable signals of DB 7-0 and SOUT. - o WR, /WR (Write) Input When WR is "H" or /WR is "L" while the chip is selected, it permits the CPU to write data or control words into the selected register of the UART. - o RD, /RD (Read) Input When RD is "H" or /RD is "L" while the chip is selected, it permits the CPU to read data or status information from the selected register of the UART. - o DB 7-0 (Data Bus) Input/Output These terminals are 8 bit bidirectional bus to communicate between the UART and the CPU. - o CSOUT (Chip Select Out) Output This signal indicates that the chip is selected. It can not be done data communication between the UART and the CPU until CSOUT signal is "H". - o /RDOUT (Read Out) Output Whenever the CPU is reading data from the UART, this signal is "L". This signal can use the enable signal to connect the transceiver to the external data bus. - o /MSEL (Mode Select) Input When this terminal is "H" or open, the UART is normal operation. If it terminal ties permanently "L" and RESET is "H", it changes the co-operation mode. At this time, /ALE loses a part of latch signals for address (AO, A1, A2) and chip select (CSO, CS1, /CS2). Also, SOUT is "H" during /ALE is "L" and the data bus becomes high-impedance state. The other outputs are not influenced. - o SIN (Serial Input) Input This terminal is serial data input from the communication link (peripheral device, MODEM, or Data Set). - o RCLK (Receiver Clock) Input This terminal is input of the 16 X baud rate clock for the receiver section of the UART. INTEGRATED CIRCUIT 7·75-37-05 TC8570P/F - o /BAUDOUT (Baud Output) Output This terminal supplies the 16 X clock signal of baud rate clock to the transfer section of the UART. The clock rate is equal to the oscillator frequency divided by the value in the Baud Generator Divisor Latches. /BAUDOUT may be used to the standard frequency of receiver section by tying this terminal to RCLK. - o SOUT (Serial Output) Output This terminal is the composite serial data output for the communication link (peripheral device, MODEM, or Data Set). SOUT is set to the marking (logic 1) state upon a RESET operation. If the co-operation mode (/MSEL=0) is selected, SOUT is set to the marking when /ALE is "L". - o INTRPT (Interrupt) Output This terminal is set to "H" whenever any one of the following interrupt types has an active "H" condition and is enabled via the Interrupt Enable Register: Receiver Error; Received Data Ready; Transmitter Data Buffer Empty; and MODEM Status. INTRPT signal is reset to "L" upon the appropriate interrupt service or a RESET operation. - o /CI (Call Indicator) Input When this input is "L", it indicates that the ringing signal has been received by the MODEM or Data Set. /CI signal is a MODEM control function input. The CPU can know its condition by reading CI of the MODEM Status Register. TECI of the MODEM Status Register indicates whether /CI input condition has changed from "L" to "H" since the previous reading of the MODEM Status Register. ote: If MODEM Status Interrupt is enabled, whenever CI of the MODEM Status Register changes from "H" to "L", an interrupt is generated. o /DCD (Data Carrier Detect.) Input When this input is "L", it indicates that the data carrier has been detected by the MODEM or Data Set. /DCD signal is MODEM control function input. The CPU can know its condition by reading DCD of the MODEM Status Register. DDCD of the MODEM Status Register indicates whether /DCD input has changed since the previous reading of the MODEM Status Register. ote: If MODEM Status Interrupt is enabled, whenever DCD of the MODEM Status Register, an interrupt is generated. o /DSR (Data Set Ready) Input When this input is "L", it indicates that the MODEM or Data Set is ready to establish the communication link and transfer data with the UART. /DSR signal is a MODEM control function input. The CPU can know its condition by reading DSR of the MODEM Status Register. DDSR of the MODEM Status Register indicates whether /DSR input has changed since the previous reading of the MODEM Status Register. Note: If MODEM Status Interrupt is enabled, whenever DSR of the MODEM Status Register, an interrupt is generated. INTEGRATED CIRCUIT TECHNICAL DATA TOSHIBA {UC/UP} 98 T. 75.37.05 TC8570P/F - c /CTS (Clear To Send) /CTS signal is a MODEM control function input. The CPU can know its condition by reading CTS of the MODEM Status Register. DCTS of the MODEM Status Register indicates whether /CTS input has changed since the previous reading of the MODEM Status Register. If MODEM Status Interrupt is enabled, whenever CTS of the MODEM - Status Register, an interrupt is generated. - o /OUT 1 (Output 1) Output This terminal is an output released for user. It can set to an active "L" by programming /OUT 1 of the MODEM Control Register to "H". /OUT 1 signal is set to "H" upon a RESET operation. /OUT 1 signal is forced to its inactive "H" during loop mode operation. - o /OUT 2 (Output 2) Output This terminal is an output released for user. It can set to an active "L" by programming /OUT 2 of the MODEM Control Register to "H". /OUT 2 signal is set to "H" upon a RESET operation. /OUT 2 signal is forced to its inactive "H" during loop mode operation. - o /RTS (Request To Send) Output When this terminal is "L", it informs the MODEM or Data Set that the UART is ready to transmit data. /RTS signal is set to "H" upon a RESET operation. /RST signal is forced to its inactive "H" during loop mode operation. - o /DTR (Data Terminal Ready) Output When this terminal is "L", it informs the MODEM or Data Set that the UART is ready to communicate. /DTR signal is set to "H" upon a RESET operation. /DTR signal is forced to its inactive "H" during loop mode operation. INTEGRATED CIRCUIT T· 75-37-05 TC8570P/F ## 4. REGISTER The UART includes ten registers. The user can access and control any of the UART register via the CPU. These registers are used to control the operations of the UART and to transmit and receive data. (TABLE-2) | TABLE-2 | Internal | Registers | |---------|----------|-----------| |---------|----------|-----------| | Address | Register / | | Dat | a B | it | Nu | m b | e r | | |---------------|--------------------------------------|------|---------|----------|------|------|------|-------|--------------| | | Buffer Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0<br>(DLAB=0) | Receiver Data<br> Buffer (RDB) | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RDO | | 0<br>(DLAB=0) | Transmitter Data<br> Buffer '(TDB) | TD7 | TD6 | TD5 | TD4 | TD3 | TD2 | TD1 | TDO | | 1<br>(DLAB=0) | Interrupt Enable<br> Register (IER) | - | _ | <u>-</u> | _ | EMSI | ELSI | ETDB- | ERDRI | | 2 | Interrupt Ident.<br> Register (IIR) | | <u></u> | - | | _ | IID1 | 11D0 | INTF | | 3 | Line Control<br> Register (LCR) | DLAB | SBRK | STCP | EPS | PEN | STB | WLS1 | WLSO | | 4 | MODEM Control<br> Register (MCR) | _ | _<br> | _ | LOOP | OUT2 | OUT1 | RTS | DTR | | 5 | Line Status<br> Register (LSR) | - | TEMP | TDBE | вр | FE | PE | OE | RDR | | 6 | MODEM Status<br> Register (MSR) | DCD | СІ | DSR | CTS | DDCD | TECI | DDSR | DCTS | | 7 | Scratchpad<br> Register (SCR) | D 7 | D 6 | D 5 | D 4 | р з | D 2 | D 1 | D 0<br> CS1 | | 0<br>(DLAB=1) | Divisor Latch<br> (LS) (DLL) | B 7 | В 6 | В 5 | B 4 | В 3 | B 2 | B 1 | ВО | | 1<br>(DLAB=1) | Divisor Latch<br> (MS) (DLM) | B15 | B14 | B13 | B12 | B11 | B10 | В 9 | В 8 | -: Always 0 Note: The RDB and IIR are read-only registers. The TDB is write-only register. Any other registers are possible to read and write, but writting to the Status Registers (LSR, MSR) during the communication are not recommended as these operations are used for diagnostic testing by the interrupt and the simulation of the receiver error. INTEGRATED CIRCUIT 7. 75-37-05 TC8570P/F ## 4.1 LINE CONTROL REGISTER (LCR) The user can specify the format of the asynchronous data communications exchange via the Line Control Register. In addition to specify the format, the user can refer the contents of the Line Control Register for inspection of the communication link. This construction can be simple the system program, and eliminate the need for separate storage in system memory of the line characteristics. | i | A2 | A1 | A0 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DBO | |---|----|----|----|------|------|------|-----|-----|-----|------|------| | | 0 | 1 | 1 | DLAB | SBRK | STCP | EPS | PEN | STB | WLS1 | WLSO | WLSO, WLS1 (Word Length Select Bit 0, Bit 1) These 2 bits specify the number of bits in each transmitted or received serial character. | WLS1 | WLSO | Word | Length | |------|------|------|--------| | 0 | 0 | i 5 | Bits | | i 0 | 1 | 6 | Bits | | 1 | i 0 | 7 | Bits | | 1 | 1 | 8 | Bits | STB (Number of Stop Bit) This bit specifies the number of stop bit in each transmitted or received serial character. If STB is "L", one stop bit is generated in the transmission data. If STB is "H", 1.5 stop bits are generated when a 5-bit word length is selected. If STB is "H", 2 stop bits are generated when either a 6, 7, or 8-bit word length is selected. The receiver checks the first stop bit only, regardless of the number of stop bits selected. | į | STB | WLS1 | WLSO | Number of Stop Bit | |---|-----|---------|--------|--------------------| | Ī | | 0 ! | 0 | 1.5 | | Ì | 1 | 0 | 1 | | | ĺ | - | 1 1 | 0 | 2 | | i | | 1 1 | 1 | | | Ĺ | 0 | Non Rel | ations | 1 | INTEGRATED CIRCUIT TECHNICAL DATA 98D 15885 T. 75-37-05 TC8570P/F PEN (Parity Enable) TOSHIBA This bit is the Parity Enable bit. When PEN is "H", a parity bit is generated (transmit data) or checked (receive data) between the last data word bit and stop bit of the serial data. ### EPS (Even Parity Select) This bit is the Even Parity Select bit. When PEN is "H" and EPS is "L", an odd number of logic 1's is transmitted or checked in the data word bits and parity bit. When PEN is "H" and EPS is "H", an even number of logic 1's is transmitted or checked. | PEN | ESP | Kind of Parity Bit | |-----|-------|--------------------| | j 1 | 1 1 1 | Even Parity | | L | 0 | Odd Parity | | 0 | 1 0 | Non Parity | ## STCP (Stick Parity) This bit is the Stick Parity bit. When PEN is "H" and STCP is "H", the parity bit (if EPS is "H") is logic 1, or (if EPS is "L") is logic 0. | PEN | STCP | EPS | Parity Bit | |-----|------|-----|------------| | 1 | 1 1 | 1 1 | 1 | | 1 | į . | 0 | 0 | ## SBRK (Set Break) This bit is the Break Control bit. When SBRK is "H", the Serial Output (SOUT) is forced to the Spacing (logic 0) state. The break is disabled by setting SBRK to "L". The Break Control bit (SBRK) influences only on SOUT and has no effect on the transmitter logic. ### DLAR (Divisor Latch Access Bit) This bit is the Divisor Latch Access Bit. It must be set to a logic 1 to access the Divisor Latches of the Baud Generator during a read or a write operation. It must be set to a logic 0 to access the Receiver Data Buffer, the Transmitter Data Buffer, or the Interrupt Enable Register. T-75-37-05 TC8570P/F INTEGRATED CIRCUIT ## TOSHIBA TECHNICAL DATA ### 4.2 PROGRAMMABLE BAUD GENERATOR The UART contents the programmable Baud Generator. The programmable Baud Generator divides input clock by the value that is set by the two 8-bit Divisor Latches (DDL, DDM). The divided frequency is the output signal of /BAUDOUT as 16 X clock of baud rate. The baud rate of transfer data is the frequency of 1/16 output signal. | | | | | | | | | | <br> | | | | | | | | | | | | | | | | | | | _ | |---|---|---|---------|-----|-----|----|----|-----|---------|----|-----|----|----|---|----|----|-----|-----|---|---|----|----|----|----|---|----|----|---| | Į | A | 2 | $\perp$ | AJ | _i_ | AO | _1 | DB | <br>1)] | B6 | 1 | DI | 35 | i | DI | 34 | _i_ | DB3 | i | D | B2 | | ומ | 31 | | DE | 30 | | | | | 0 | Ī | 0 | 1. | _1 | İ | B15 | <br>В | 14 | Ī | B | 13 | Ĺ | B: | 12 | 1 | B11 | i | В | 10 | ī | В | 9 | T | В | 8 | Ī | | Ī | | 0 | Ī | 0 | J. | 0 | 1 | В 7 | В | 6 | _i_ | В | 5 | | В | 4 | _i_ | В 3 | | В | 2 | I. | В | 1 | Ī | В | 0 | j | | | | | (1 | DLA | B= | 1) | | | | | , | | | | | | | | | | | | | | | | | _ | The frequency of the output signal (baud rate X 16) of /BAUDOUT is follows: Baud Rate X 16 Clock = B15 X $$2^{15}$$ + B14 X $2^{14}$ + B13 X $2^{13}$ + B12 X $2^{12}$ + .... + B3 X $2^{3}$ + B2 X $2^{2}$ + B1 X 2 + B0 These 16-bit Divisor Latches must be set up during initialization in order to ensure the normally occurrence of the baud rate. Upon writting either upper or lower of the Divisor Latches, the divided value is immediatly loaded into the baud counter. And then, baud counter begins to count. ## 4.3 Line Status Register (LSR) This 8-bit register provides the status information to CPU about the data transfer. | A2 A1 A0 | DB7 DB6 | DB5 DB4 | DB3 j DB2 | [ DB1 | DBO | |--------------|-----------|-----------|-----------|-------|-----| | 1 0 1 | - j TEMP | TDBE B D | FE PE | 0 E | RDR | | | | | -: Alwa | ys 0 | | ### RDR (Received Data Ready) This bit indicates the Received Data Ready. RDR is set to a logic 1 whenever a complete incoming character has been received and transmitted into the Receiver Data Buffer. RDR is reset to a logic 0 by reading the data in the Receiver Data Buffer. ### OE (Overrun Error) This bit indicates the Overrun Error. If next characters are received into Receiver Data Buffer before the contents of Receiver Data Buffer has been read by the CPU, OE is set to a logic 1. It is reset to a logic 0 whenever the CPU reads the contents of the Line Status Register. # INTEGRATED CIRCUIT 7-75-37-05 TC8570P/F PE (Parity Error) This bit indicates the Parity Error. It means that when the Parity Enable bit (PEN) of the Line Control Register is set, the received data did not have the correct even or odd parity as selected by the Even Parity Select bit (EPS) of the Line Status Register. PE is set to a logic 1 upon detection of a parity error and is reset to a logic 0 whenever the CPU reads the contents of the Line Status Register. FE (Framing Error) This bit indicates the Framing Error. It means that the received data did not have a valid stop bit. FE is set to a logic 1 whenever the stop bit of the received data is detected as a zero (Spacing level). It is reset to a logic 0 whenever the CPU reads the contents of the Line Status Register. BD (Break Detect) This bit indicates the Break Detect. BD is set to a logic 1 whenever the received data input is held in the Spacing (logic 0) state for a full transmission time (that is, the total of start bit + data bits + parity bit + stop bit). It is reset to a logic o whenever the CPU reads the contents of the Line Status Register. Note: OE, PE, FE, and BD are the error conditions that produce the Receiver Status Interrupt whenever any of the corresponding conditions are detected. TDBE (Transmitter Data Buffer Empty) This bit indicates the Transmitter Data Buffer Empty. It means that the UART is ready to accept a new character to transfer. When the character is transmitted from the Transmitter Data Buffer to the Transmitter Shift Register, TDBE is set to a logic 1 and the UART occurs the Transmitter Data Buffer Empty Interrupt to the CPU. It is reset to a logic 0 concurrently with the loading of the Transmitter Data Buffer by the CPU. TEMP (Transmitter Empty) This bit indicates the Transmitter Empty. TEMP is set to a logic 1 whenever the Transmitter Data Buffer and Transmitter Shift Register are both empty. It is reset to a logic 0 whenever either the Transmitter Data Buffer or Transmitter Shift Register receives a data character. Bit 7 This bit is always set to logic 0. 7.75.37-05 TC8570P/F **TOSHIBA** INTEGRATED CIRCUIT ## 4.4 INTERRUPT IDENTIFICATION REGISTER (IIR) The UART has an interrupt function which allows for complete flexibility in interfacing to all popular microprocessors presently available. The UART prioritizes interrupts into four level to realize minimum expence of software during the data transfer. The prioritizing of interrupt are follows: Priority 1 : Receiver Line Status Priority 2 : Received Data Ready Priority 3 : Transmitter Data Buffer Priority 4 : MODEM Status This information indicates a prioritized interrupts pending. The type of interrupt are stored in the Interrupt Identification Register. The Interrupt Identification Register addressed during chip select time, freezes the highest priority interrupt pending and no other interrupts are acknowledged until the particular interrupt is serviced by the CPU. (TABLE-3) | A2 A1 A | .0 DB | 7 DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |-------------|---------|---------|-----|-----|-----|-------|------|------| | 0 1 | 0 - | | | | | IID1 | IIDO | INTF | | | | | | | - ; | Alway | 's 0 | | ## INTF (Interrupt Flag) This bit can be used in either a hardwared prioritization or polled environment to indicate whether an interrupt is occurred or not. When this bit set to a logic 0, an interrupt is occurred and the contents of the Interrupt Identification Register may be used as a pointer to the appropriate interrupt service routine. When INTF is set to a logic 1, no interrupt is pending and polling (if used) continues. 1ID 0, IID 1 (Interrupt ID Bit 0, Bit 1) These two bits indicate the kind of the interrupts occurred with the priority. (TABLE-3) \_889 I TOSHIBA # INTEGRATED CIRCUIT T- 75-37-05 TC8570P/F TABLE-3 Interrupt Control Functions | IID1 | I I F | INTF | Priority<br>Level | Interrupt Type | Interrupt Source | Interrupt Reset<br>Control | |------|-------|------------------|-------------------|--------------------------------|---------------------------------------------------------------------------------|------------------------------------------| | 0 | 0 | -1 | | None | None | | | 1 | 1 | 0 | .<br> 1<br> | | Overrun Error<br> Parity Error<br> Framing Error<br> Break Interrupt | Reading the LSR | | 1 | 0 | 0 | 2 | Received Data<br>Ready | Receiver Data<br> Available | Reading the RDB | | 0 | 1 | 0 | 3 | Transmitter Data Buffer Empty | TDB Empty | Reading the IIR or<br> writting the TDB | | 0 | 0 | <br> <br> 0<br> | 4 | <br> <br> MODEM Status<br> | Clear to Send<br> Data Set Ready<br> Call Indicator<br> Data Carrir<br> Detect | <br> Reading the MSR <br> <br> | Bit 3-7 These five bits are always set to a logic 0. # INTEGRATED CIRCUIT T.75.37.05 ## 4.5 INTERRUPT ENABLE REGISTER (IER) This register enables the four types of interrupt of the UART separately to activate INTRPT output signal. It is possible to totally disable the interrupt by resetting ERDRI, ETDBEI, ELSI, and EMSI of the Interrupt Enable Register. Similarly, by setting the appropriate bits of this register to a logic 1, selected interrupts can be enabled. Disabling the interrupt inhibits the Interrupt Identification Register and the active (high) INTRPT output from the chip. All other system functions are normal manner, including the setting of the Line Status and MODEM Status Registers. | A2 A1 A0 | DB7 | DB6 i | DB5 | DB4 | DB3 | DB2 | DB1 | DBO | |--------------|-----|-------|-----|-----|------|-------|--------|-------| | 0 0 1 | - | - ' ; | i | | EMSI | ELSI | ETDBEI | ERDRI | | (DLAB=0) | | | | | | Alway | | | ERDRI (Enable Received Data Ready Interrupt) When this bit sets to a logic 1, the Received Data Ready Interrupt is enabled. ETDREI (Enable Transmitter Data Buffer Empty Interrupt) When this bit sets to a logic 1, the Transmitter Data Buffer Empty Interrupt is enabled. ELSI (Enable Receiver Line Status Interrupt) When this bit sets to a logic 1, the Receiver Line Status Interrupt is enabled. EMSI (Enable MODEM Status Interrupt) When this bit sets to a logic 1, the MODEM Status Interrupt is enabled. Bit 4-7 These four bits are always set to a logic 0. T-75-37-05 TC8570P/F ## TOSHIBA # INTEGRATED CIRCUIT ## 4.6 MODEM CONTROL REGISTER (MCR) This register controls the interface a MODEM or a Data Set or a peripheral device emulating a MODEM. | - | A2 | i | A1 | 7 | AO | ī | DB7 | 1 | DB6 | _<br> | DB5 | I | DB4 | DR3 | Ī | DB2 | Ī | DB1 | I | DHO | j | |---|----|---|----|---|----|---|-----|---|-----|-------|-----|---|------|------|---|------|---|-----|----------|-----|---| | ì | 1 | ī | 0 | ī | 0 | ī | | ī | _ | } | _ | [ | LOOP | OUT2 | 1 | OUT1 | Ц | RTS | <u>i</u> | DSR | J | | ٠ | | | | | | | | | | | | | | | | Alwa | | | | | | DTR (Data Terminal Ready) This bit controls the Data Terminal Ready (/DTR) output. When this bit is set to a logic 1, the /DTR output is forced to a logic 0. When this bit is reset to a logic 0, the /DTR output is forced to a logic 1. RTS (Request To Send) This bit controls the Request To Send (/RTS) output. When this bit is set to a logic 1, the /RTS output is forced to a logic 0. When this bit is reset to a logic 0, the /RTS output is forced to a logic 1. OUT 1 (Output 1) This bit controls the Output 1 (/OUT 1) signal released for user. When this bit is set to a logic 1, the /OUT 1 output is forced to a logic 0. When this bit is reset to a logic 0, the /OUT 1 output is forced to a logic 1. OUT 2 (Output 2) This bit controls the Output 2 (/OUT 2) signal released for user. When this bit is set to a logic 1, the /OUT 2 output is forced to a logic 0. When this bit is reset to a logic 0, the /OUT 2 output is forced to a logic 1. LOOP This bit supplies a local loop back feature for diagnostic testing of the UART. When LOOP is set to a logic 1, the following occurs: the transmitter Serial Output (SOUT) is set to the Marking (logic 1) state, the Serial Input (SIN) is disconnected, the output of the Transmitter Shift Register is "loop back" into the Receiver Shift Register input internally, the four MODEM control inputs (/CTS, /DSR, /DCD, and /CI) are disconnected, the four MODEM control outputs (/DTR, /RTS, /OUT1, and /OUT2) are internally connected to the four MODEM control inputs, and the MODEM control output pins are forced to their inactive states (high). In the diagnostic mode, the transmitted data is immediately received. This feature allows the CPU to verify the transmitting and receiving data paths of the UART. In the diagnostic mode, the receiver and transmitter interrupts are fully operational. The MODEM Control Interrupts are also operational, but the interrupts' source are now the lower four bits of the MODEM Control Register, which are internally connected, instead of the four MODEM control inputs. The interrupts are still controlled by the Interrupt Enable Register. Bit 5-7 These three bits are always set to a logic 0. 892 D TOSHIBA ## INTEGRATED CIRCUIT T-75-37-05 TC8570P/F ## 4.7 MODEM STATUS REGISTER (MSR) This register provides the current status of the control lines from the MODEM or peripheral device. In addition to this current status information, the four bits of the MODEM Status Register provide information. These bits are set to a logic 1 whenever a control input from MODEM changes state. They are reset to a logic 0 whenever the CPU reads the MODEM Status Register. | A2 A1 | A0 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DBO | |---------|----|-----|-----|-----|-----|-----|-----|-----|-----| | 1 1 1 | | | | | | | | | | ### DCTS (Delta Clear To Send) This bit indicates the change of /CTS input. It indicates that /CTS input to the chip has changed state since the last time read by the CPU. ## DDSR (Delta Data Set Ready) This bit indicates the change of /DSR input. It indicates that /DSR input to the chip has changed state since the last time read by the CPU. ## TECI (Trailing Edge Call Indicator) This bit indicates the trailing edge of /CI input. It indicates that /CI input to the chip has changed from an On (logic 1) to an Off (logic 0) condition. ## DDCD (Delta Data Carrier Detect) This bit indicates the change of /DCD input. It indicates that /DCD input to the chip has changed state since the last time read by the CPU. Note: Whenever DCTS, DDSR, TECI, or DDCD is set to a logic 1, MODEM Status Interrupt is generated. #### CTS (Clear To Send) This bit is the complement of the /CTS input. If LOOP of the MODEM Status Register is set to a logic 1, this bit is equivalent to RTS in the MODEM Control Register. ### DSR (Data Set Ready) This bit is the complement of the /DSR input. If LOOP of the MODEM Status Register is set to a logic 1, this bit is equivalent to DTR in the MODEM Control Register1. ## CI (Call Indicator) This bit is the complement of the /CI input. If LOOP of the MODEM Status Register is set to a logic 1, this bit is equivalent to OUT 1 in the MODEM Control Register. ## DCD (Data Carrier Detect) This bit is the complement of the /DCD input. If LOOP of the MODEM Status Register is set to a logic 1, this bit is equivalent to OUT 2 in the MODEM Control Register. 5893 D T.75.37-05 TC8570P/F ## TOSHIBA INTEGRATED CIRCUIT ## 4.8 SCRATCHPAD REGISTER (SCR) This Read/Write Register does not entirely control the UART. It is intended as a Scratchpad Register to be used by the programmer to hold data temporarily. When the data output control mode (/MSEL=0) is selected, the contents of CS1 appears DO bit. At this time, CS1 becomes a 1 bit input-port. | A2 | | | DB7 | | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |----|---|---|-----|-----|-----|-----|-----|-----|-----|-----------| | 1 | 1 | 1 | D 7 | D 6 | D 5 | D 4 | D 3 | D 2 | D 1 | D 0 / CS1 | ## INTEGRATED CIRCUIT TECHNICAL DATA T.75.37.05 TC8570P/F ## **ELECTRICAL CHARACTERISTICS** ## 5.1 ABSOLUTE MAXIMUM RATINGS | ITEM | SYMBOL | | TING | UNIT | | |-----------------------|--------|------|------|-----------|------| | Supply Voltage | VCC | -0.5 | to | +7.0 | l V | | Input Voltage | VIN | -0.5 | to | Vcc + 0.5 | l V | | Oparating Temperature | Topr | -40 | to | +80 | l oc | | Storage Temperature | Tstg | -65 | to | +125 | 1 °C | #### 5.2 DC CHARACTERISTICS Ta = -40 to +85 °C, Vcc = 5 V $\pm$ 10 % | PARAMETER | SYMBOL | TEST CONDITION | MIN | MAX | UNIT | |---------------------|--------|------------------|----------------|-----|------| | Input Low Voltage | VIL | | -0.5 | 0.8 | l V | | Input High Voltage | VIH | | 2.2 | Vcc | I V | | Output Low Voltage | VOL | IOL = 2.2 mA | <del>- 1</del> | 0.4 | i v | | Output High Voltage | VOH | IOH = -1.1 mA | Vcc-0.4 | _ | V | | Input Leak Current | IIL | VIN = 0 V to Vcc | -10 | +10 | l uA | | Supply Current | Icc | fCLK= 4 MHz | <u> </u> | 5 | mA | ## External Load Conditions of Terminal ## AC Input Waveform for Test T.75.37-05 TC8570P/F ## TOSHIBA # INTEGRATED CIRCUIT ## 5.3 AC CHARACTERISTICS Ta = -40 to +85 $^{O}C$ , Vcc = 5 $V \pm 10$ % | PARAMETER | SYMBOL | MIN | MAX | | |-------------------------------------------|-----------|----------|-----------------------------------------------|-----------| | Clock Cycle Time | tXC | 250 | | ns | | "High" Clock Pulse Width | j tXH | 120 | | ns | | "Low" Clock Pulse Width | tXL | 120 | Ļ | ns | | /ALE Pulse Width | tEE | 60 | | ns | | Address Setup Time | tAE_ | 60 | | ns | | Address Hold Time | tEA | 10 | L | ns | | Chip Select Setup Time | tCE | 60 | L | ns | | Chip Select Hold Time | tEC | 0 | <u> </u> | ns | | RD. /RD Pulse Width | tRR | 125 | <u> </u> | ns | | Read Cycle Delay Time | tRCD | 175 | <u>] </u> | ns | | Read Cycle Time | tRC | 360 | | ns | | /RDOUT Delay Time from RD, /RD | tRO | <u> </u> | 60 | ns | | Data Delay Time from RD, /RD | tRD | <u></u> | 125 | ns | | Data Float Delay Time | tDF | 1 0 | 100 | ns | | WR, /WR Pulse Width | tWW | 100 | <u> </u> | ns | | Write Cycle Delay Time | tWCD | 200 | | ns | | Write Cycle Time | tWC | 360 | 1 | ns | | Data Setup Time from WR, /WR | tDW | 40 | <u> </u> | ns | | Data Hold Time from WR, /WR | tWD | 40 | 1 | ns | | CSOUT Delay Time * | tco | 1 | 100 | ns | | Address Setup Time from RD, /RD * | tAR | 60 | L | ns | | Address Hold Time from RD, /RD * | tRA | 20 | 1 | ns_ | | Chip Select Setup Time from RD, /RD * | | 50 | Ī | ns | | Chip Select Hold Time from RD, /RD * | tRCS | 20 | | ns | | Address Setup Time from WR, /WR | tAW | 60 | I | ns | | Address Hold Time from WR, /WR | tWA | 60 | Ī | ns | | Chip Select Setup Time from WR, /WR | tcsw | 50 | 1 | ns | | Chip Select Hold Time from WR, /WR | tWCS | 20 | ] | ns | | RESET Pulse Width | tRST | 5 | 1 | us | | /BAUDOUT Delay Time | tBAU | <u> </u> | 125 | ns | | Receiver | | | | | | RDB, LSR Read to INTRPT Reset Delay Tim | ne tRRI | 1 | 1 | us | | Stop Bit to INTRPT Delay Time | tRSI | 1 | 1 | RCLK | | Transmmiter | | | | | | TDB Write to INTRPT Reset Delay Time | tTWI | i | 175 | ns | | Stop Bit to INTRPT(TDBE) Delay Time | tTSI | 8 | | 1/BAUDOUT | | IIR Read to INTRPT(TDBE) Reset Delay Time | | 1 | 250 | ns | | MODEM Control | | | | | | MCR Write to MODEM Output Delay Time | tMWO | 1 | 200 | ns | | MODEM Input Change to INTRPT Delay Time | | ī | 250 | ns | | MSR Read to INTRPT Reset Delay Time | | İ | 250 | ns | | * Annlie | able only | when / | ALE is | tied low | INTEGRATED CIRCUIT T-75-37-05 TC8570P/F External Clock Input ## Read Cycle TC8570P/F ## TOSHIBA INTEGRATED CIRCUIT Write Cycle ## /BAUDOUT Timing AP (qu/)u} ABIHZOT 9097249 0015898 5 5898 **TOSHIBA** INTEGRATED CIRCUIT TECHNICAL DATA T.75-37-05 TC8570P/F ## Transmitter Timing ## MODEM Control Timing TO SHIBA (UC/UP) 98 DE 9097249 0015899 7 D T-75-37-05 TC8570P/F TOSHIBA INTEGRATED CIRCUIT 6. PACKAGE OUTLINE DIP 40 PIN (PLASTIC PACKAGE) ${\tt UNIT} \;:\; {\tt mm}$ # INTEGRATED CIRCUIT T-75-37-05 TC8570P/F mini FP 44 PIN (PLASTIC PACKAGE) Copyright Each Manufacturing Company. All Datasheets cannot be modified without permission. This datasheet has been download from: www.AllDataSheet.com 100% Free DataSheet Search Site. Free Download. No Register. Fast Search System. www.AllDataSheet.com