# **LXT310** ## T1 CSU/ISDN PRI Transceiver ## **General Description** The LXT310 is the first fully integrated transceiver for T1 CSU and ISDN Primary Rate Interface (ISDN PRI) applications at 1.544 Mbps. This transceiver operates over 6,000 feet of 22 AWG twisted-pair cable without any external components. To compensate for shorter lines, 7.5 dB, 15 dB, and 22.5 dB frequency-dependent transmit Line Build-Outs (LBOs) are provided. The device offers selectable B8ZS encoding/decoding, and unipolar or bipolar data I/O. The LXT310 also provides jitter attenuation in either the transmit or receive direction starting at 6 Hz, and incorporates a serial interface (SIO) for microprocessor control. The LXT310 offers a variety of diagnostic features including loopbacks and loss of signal monitoring. It uses an advanced double-poly, double-metal CMOS process and requires only a single 5-volt power supply. ### **Applications** - ISDN Primary Rate Interface (PRI) (ANSI T1.408) - CSU Interface to T1 Service (Pub 62411) - DS1 Metallic Interface (ANSI T1.403) - T1 LAN bridge - · CPU to CPU Channel Extenders - Digital Loop Carrier Subscriber Carrier Systems - T1 Mux - · Channel Banks #### **Features** - Fully integrated transceiver comprising: on-chip equalizer; timing recovery/control; data processor; receiver; and transmitter with Line Build-Out and digital control - Meets or exceeds ANSI and ITU specifications including T1.403, T1.408, and AT&T Pub 62411 - Selectable Receiver Sensitivity. Fully restores the received signal after transmission through a cable with attenuation of either 0 to 26 dB, or 0 to 36 dB @ 772 kHz - Selectable Unipolar or Bipolar data I/O - · Selectable B8ZS encoding/decoding - Line attenuation indication output - 138 UI jitter tolerance at 1 Hz - · Output short circuit current limit protection - On-line idle mode for redundant systems - 7.5 dB, 15 dB, and 22.5 dB transmit LBOs - Local, remote and inband network loopback functions - Receive monitor with Loss of Signal (LOS) output - Jitter attenuation starting at 6 Hz, switchable to transmit or receive path - · Microprocessor controllable ## **LXT310 Block Diagram** ## PIN ASSIGNMENTS AND SIGNAL DESCRIPTIONS Figure 1: Pin Assignments **Table 1: Pin Descriptions** | Pin # | Sym | I/O | Description | |-------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MCLK | I | <b>Master Clock.</b> A 1.544 MHz clock input used to generate internal clocks. Upon Loss of Signal (LOS), RCLK is derived from MCLK. If MCLK is not applied, this pin should be grounded. | | 2 | TCLK | I | <b>Transmit Clock.</b> Transmit clock input. TPOS and TNEG are sampled on the falling edge of TCLK. | | 3 | TPOS/<br>TDATA | I | <b>Transmit Data Input; Data Input/Polarity Select.</b> Input data to be transmitted on the twisted-pair line. Normally, pin 3 is TPOS and pin 4 is TNEG, the positive and nega- | | 4 | TNEG/<br>UBS | I | tive sides of a bipolar input pair. However, if pin 4 is held High for at least 16 TCLK cycles (equivalent to 15 successive bipolar violations), the LXT310 switches to a unipolar mode. The LXT310 returns to bipolar I/O when pin 4 goes Low. | | 5 | MODE | I | <b>Mode Select.</b> Setting MODE High selects the Host Mode. In Host Mode, the serial interface is enabled for control and status reporting. Setting MODE Low selects the Hardware (H/W) Mode. In Hardware Mode the serial interface is disabled; hard-wired pins control configuration and report status. Tying MODE to RCLK enables Hardware Mode and the B8ZS encoder/decoder. | | 6 | RNEG | О | Receive Negative Data; Receive Positive Data. In Bipolar Data I/O Mode pins 6 and | | 7 | RPOS | 0 | 7 are bipolar data outputs. A signal on RNEG corresponds to receipt of a negative pulse on RTIP/RRING, and a signal on RPOS corresponds to a positive pulse on RTIP/RRING. RNEG/RPOS outputs are Non-Return-to-Zero (NRZ). In Host Mode, CLKE determines the clock edge at which these outputs are stable and valid. In Hardware Mode both outputs are stable and valid on the RCLK rising edge. | | 6 | BPV | О | <b>Bipolar Violation.</b> In Unipolar Data I/O Mode, pin 6 goes High to indicate receipt of a Bipolar Violation of the AMI code. | Table 1: Pin Descriptions – continued | Pin# | Sym | I/O | Description | | | | | |------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | RDATA | О | <b>Bipolar Violation.</b> In Unipolar Mode, data received from the twisted-pair line is output at pin 7. | | | | | | 8 | RCLK | О | ecovered Clock. This is the clock recovered from the signal received at RTIP and RING. | | | | | | 9 | XTALIN | I | Crystal Input; Crystal Output. An external crystal (18.7 pF load capacitance, pul- | | | | | | 10 | XTALOUT | О | lable) operating at 6.176 MHz (four times the bit rate) is required to enable the jitter attenuation function of the LXT310. These pins may also be used to disable the jitter attenuator by connecting the XTALIN pin to the positive supply through a resistor, and leaving the XTALOUT pin unconnected. | | | | | | 11 | JASEL | O | <b>Jitter Attenuation Select.</b> Selects jitter attenuation location. When JASEL is High, the jitter attenuator is active in the receive path. When JASEL is Low, the jitter attenuator is active in the transmit path. | | | | | | 12 | LOS | 0 | <b>Loss of Signal.</b> LOS goes High when 175 consecutive spaces have been detected. LOS returns Low when the received signal reaches a mark density of 12.5% (determined by receipt of four marks within 32 bit periods). Received marks are output on RPOS and RNEG even when LOS is High. | | | | | | 13 | TTIP | О | Transmit Tip; Transmit Ring. Differential Driver Outputs. These outputs are | | | | | | 16 | TRING | О | lesigned to drive a 50 - 200 $\Omega$ load. Line matching resistors and transformer can be elected to give the desired pulse height. | | | | | | 14 | TGND | _ | <b>Transmit Ground.</b> Ground return for the transmit drivers power supply TV+. | | | | | | 15 | TV+ | Ι | <b>Transmit Power Supply.</b> +5 VDC power supply input for the transmit drivers. TV+ must not vary from RV+ by more than ±0.3 V. | | | | | | 17 | EGL | I | <b>Equalizer Gain Limit.</b> Input sets equalizer gain. When EGL is Low, up to 36 dB of equalizer gain may be added. When EGL is High, equalizer gain is limited to no more than 26 dB. | | | | | | 18 | LATN | О | <b>Line Attenuation Indication (See Figure 2).</b> Encoded output. Pulse width, relative to RCLK, indicates receive equalizer gain setting (line insertion loss at 772 kHz) in 7.5 dB steps. When LATN = 1 RCLK pulse, the equalizer is set at 7.5 dB gain, 2 pulses = 15 dB, 3 pulses = 22.5 dB and 4 pulses = 0 dB. Output is valid on the rising edge of RCLK. | | | | | | 19 | RTIP | I | Receive Tip; Receive Ring. The AMI signal received from the line is applied at these | | | | | | 20 | RRING | I | pins. A 1:1 transformer is required. Data and clock from the signal applied at these pins are recovered and output on the RPOS/RNEG and RCLK pins. | | | | | | 21 | RV+ | I | <b>Receive Power Supply.</b> +5 VDC power supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TV+.) | | | | | | 22 | RGND | _ | Receive Ground. Ground return for power supply RV+. | | | | | Table 1: Pin Descriptions – continued | | : Pin Descr | | | | | | | |------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin# | Sym | I/O | Description | | | | | | 23 | NLOOP | О | <b>Network Loopback</b> ( <i>H/W Mode</i> ). When High, indicates Inband Network Loopback has been activated by reception of 00001 pattern for five seconds. NLOOP is reset by reception of 001 for five seconds, or by activation of RLOOP or LLOOP. | | | | | | | INT | I | <b>Interrupt</b> ( <i>Host Mode</i> ). This LXT310 Host Mode output goes Low to flag the host processor when LOS or NLOOP changes state. INT is an open-drain output and should be tied to power supply RV+ through a resistor. INT is reset by clearing the LOS or NLOOP register bit. | | | | | | 24 | SDI | I | <b>Serial Data In</b> <i>(Host Mode)</i> . The serial data input stream is applied to this pin when the LXT310 operates in the Host Mode. SDI is sampled on the rising edge of SCLK. | | | | | | | LBO1 | Ι | <b>Line Build-Out Select 1</b> ( <i>H/W Mode</i> ). In Hardware Mode this input is used in conjunction with LBO2 to select the transmit line build-outs: $00 = 0$ dB, $01 = 7.5$ dB, $10 = 15$ dB, and $11 = 22.5$ dB. | | | | | | 25 | SDO | 0 | <b>Serial Data Out</b> ( <i>Host Mode</i> ). The serial data from the on-chip register is output or this pin in the LXT310 Host Mode. If CLKE is High, SDO is valid on the rising edg of SCLK. If CLKE is Low, SDO is valid on the falling edge of SCLK. This pin goes a high-impedance state when the serial port is being written to and when $\overline{CS}$ is High | | | | | | | LBO2 | I | <b>Line Build-Out Select 2</b> ( <i>H/W Mode</i> ). The signal applied at this pin in the LXT310 Hardware Mode is used in conjunction with LBO1 to select the transmit line build-outs. $00 = 0$ dB, $01 = 7.5$ dB, $10 = 15$ dB, and $11 = 22.5$ dB. | | | | | | 26 | CS | Ι | Chip Select ( <i>Host Mode</i> ). This input is used to access the serial interface in the Host Mode. For each read or write operation, $\overline{CS}$ must transition from High to Low, and remain Low. | | | | | | | RLOOP | I | <b>Remote Loopback</b> ( <i>H/W Mode</i> ). This input controls loopback in the Hardware Mode. Setting RLOOP High enables Remote Loopback. During Remote Loopback, in-line encoders and decoders are bypassed. Setting both RLOOP and LLOOP High while holding TAOS Low causes a Reset. Setting both RLOOP and LLOOP with TAOS High (or tying RCLK to RLOOP) enables Network Loopback detection. | | | | | | 27 | SCLK | I | <b>Serial Clock</b> <i>(Host Mode)</i> . This clock is used in the Host Mode to write data to or read data from the serial interface registers. | | | | | | | LLOOP | I | <b>Local Loopback</b> ( <i>H/W Mode</i> ). This input controls loopback functions in the Hardware Mode. Setting LLOOP High enables the Local Loopback Mode. Setting both LLOOP and RLOOP while holding TAOS Low causes a Reset. | | | | | | 28 | CLKE | I | Clock Edge ( <i>Host Mode</i> ). Setting CLKE High causes RPOS and RNEG to be valid on the falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. When CLKE is Low, RPOS and RNEG are valid on the rising edge of RCLK, and SDO is valid on the falling edge of SCLK. | | | | | | | TAOS | I | <b>Transmit All Ones</b> ( <i>H/W Mode</i> ). When set High in the Hardware Mode, TAOS causes the LXT310 to transmit a stream of marks at the TCLK frequency. Activating TAOS causes TPOS and TNEG inputs to be ignored. TAOS is inhibited during Remote Loopback. Setting TAOS, LLOOP and RLOOP High simultaneously enables Network Loopback detection. | | | | | #### **FUNCTIONAL DESCRIPTION** The LXT310 is a fully integrated PCM transceiver for 1.544 Mbps (T1) applications. It allows full-duplex transmission of digital data over existing twisted-pair installations. The LXT310 interfaces with two twisted-pair lines (one pair for transmit, one pair for receive) through standard pulse transformers and appropriate resistors. The figure on the front page of this section is a block diagram of the LXT310. The transceiver may be controlled by a microprocessor through the serial port (Host Mode), or by individual pin settings (Hardware Mode). The jitter attenuator may be positioned in either the transmit or receive path. ## **Power Requirements** The LXT310 is a low-power CMOS device. It operates from a single +5 V power supply which can be connected externally to both the transmitter and receiver. However, the two inputs must be within $\pm$ .3 V of each other, and decoupled to their respective grounds separately. Refer to Application Information for typical decoupling circuitry. Isolation between the transmit and receive circuits is provided internally. ## **Initialization and Reset Operations** Upon power up, the transceiver is held static until the power supply reaches approximately 3 V. Upon crossing this threshold, the device begins a 32 ms reset cycle to calibrate the transmit and receive delay lines and lock the Phase Lock Loop to the receive line. A reference clock is required to calibrate the delay lines. The transmitter reference is provided by TCLK. The crystal oscillator provides the receiver reference. If the crystal oscillator is grounded, MCLK is used as the receiver reference clock. The transceiver can also be reset from the Host or Hardware Mode. In Host Mode, reset is commanded by simultaneously writing ones to RLOOP and LLOOP, and a zero to TAOS. In Hardware Mode, reset is commanded by holding RLOOP and LLOOP High simultaneously for 200 ns while holding TAOS Low. In either mode, reset clears and sets all registers to 0. #### Receiver The twisted-pair input is received via a 1:1 transformer. Recovered data is output at RPOS/RNEG (RDATA in unipolar mode), and the recovered clock is output at RCLK. Refer to Test Specifications for receiver timing. The signal received at RPOS and RNEG is processed through the receive equalizer. The Equalizer Gain Limit (EGL) input determines the maximum gain that may be applied at the equalizer. When set Low, up to 36 dB of gain may be applied. When EGL is High, gain is limited to no more than 26 dB providing for increased noise margin in shorter loop operation. Insertion loss of the line in 7.5 dB steps, as indicated by the receive equalizer setting, is encoded in the LATN output as shown in Figure 2. The equalized signal is filtered and applied to the peak detector and data slicers. The peak detector samples the inputs and determines the maximum value of the received signal. A percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum signal-to-noise ratio. The threshold is set to 50% of the peak value. The receiver is capable of accurately recovering signals with up to 36 dB of cable attenuation (from 2.4 V) After processing through the data slicers, the received signal is routed to the data and timing recovery section, then to the B8ZS decoder (if selected) and to the LOS processor. The LOS Processor loads a digital counter at the RCLK frequency. The count is incremented each time a zero (space) is received, and reset to zero each time a one (mark) is received. Upon receipt of 175 consecutive zeros the LOS pin goes High, and a smooth transition replaces the RCLK output with the MCLK. (During LOS if MCLK is not supplied and JASEL = 1, the RCLK output is replaced with the centered crystal clock.) Received marks will be output regardless of the LOS status, but the LOS pin will not reset until the ones density reaches 12.5 %. This level is based on receipt of at least 4 ones in any 32-bit period. #### **Transmitter** Input data (bipolar or unipolar) for transmission onto the line is clocked serially into the device. Bipolar data is input at pin 3 (TPOS) and pin 4 (TNEG). Unipolar data is input at pin 3 (TDATA) only. (Unipolar mode is enabled by holding pin 4 high for 16 RCLK cycles). Input data may be passed through the Jitter Attenuator and/or B8ZS encoder, if selected. In Host Mode, B8ZS is selected by setting bit D3 of the input data byte. In Hardware Mode, B8ZS is selected by connecting the MODE pin to RCLK. Input synchronization is supplied by the transmit clock (TCLK). Timing requirements for TCLK and the Master Clock (MCLK) are defined in Test Specifications. #### Idle Mode The LXT310 incorporates a transmit idle mode. This allows multiple transceivers to be connected to a single line for redundant applications. TTIP and TRING remain in a high- impedance state when TCLK is not present (TCLK grounded). The high-impedance state can be temporarily disabled by enabling either TAOS, Remote Loopback or Network Loopback. The transmitted pulse shape is determined by Line Build Out (LBO) inputs LBO1 and LBO2 as follows: | Line Build-Out (dB) | 0 | 7.5 | 15 | 22.5 | |---------------------|---|-----|----|------| | LBO1 | 0 | 1 | 0 | 1 | | LBO2 | 0 | 0 | 1 | 1 | LBO settings are input through the serial port in the Host Mode. In the Hardware Mode, LBO inputs are applied through individual pins. Shaped pulses meeting the various T1 CSU and ISDN PRI requirements are applied to the AMI line driver for transmission onto the line at TTIP and TRING. Refer to Test Specifications for T1 pulse mask specifications. #### **Short Circuit Limit** The LXT310 transmitter is equipped with a short-circuit limiter. This feature limits to approximately 120 mA RMS the current the transmitter will source into a low-impedance load. The limiter trips when the RMS current exceeds the limit for 100 $\mu s$ ( $\sim 150$ marks). It automatically resets when the load current drops below the limit. The LXT310 meets or exceeds FCC and AT&T specifications for CSU and NI applications, as well as ANSI T1E1, and CCITT requirements for ISDN PRI. #### Line Code The LXT310 transmits data as a 50% AMI line code as shown in Figure 3. Power consumption is reduced by activating the AMI line driver only to transmit a mark. The output driver is disabled during transmission of a space. Biasing of the transmit DC level is on-chip. Figure 3: 50% AMI Coding ### **Jitter Attenuation** Jitter attenuation is provided by a Jitter Attenuation Loop (JAL) and an Elastic Store (ES). An external crystal oscillating at 4 times the bit rate provides clock stabilization. Refer to Table 6 for crystal specifications. The ES is a 32 x 2-bit register. When JASEL = 1, the JAL is positioned in the receive path. When JASEL = 0, the JAL is positioned in the transmit path. Data (TPOS/TNEG / TDATA or RPOS/RNEG / RDATA) is clocked into the ES with the associated clock signal (TCLK or RCLK), and clocked out of the ES with the dejittered clock from the JAL. When the bit count in the ES is within two bits of overflowing or underflowing, the ES adjusts the output clock by 1/8 of a bit period. The ES produces an average delay of 16 bits in the associated path. ## Operating Modes The LXT310 can be controlled by a microprocessor through a serial interface (Host Mode), or through individual pins (Hardware Mode). The mode of operation is set by the MODE pin logic level. #### **Host Mode Operation** The LXT310 operates in the Host Mode when MODE is set High. The 16-bit serial word consists of an 8-bit Command/Address byte and an 8-bit Data byte. Table 3 lists the output data bit combinations. Figure 4 shows the serial interface data structure and timing. The Host Mode provides a latched Interrupt output (INT) which is triggered by a change in the LOS or NLOOP bits. The Interrupt is cleared when the interrupt condition no longer exists, and the host processor writes a one to the respective bit in the serial input data byte. Host Mode also allows control of the serial data and receive data output timing. The Clock Edge (CLKE) signal determines when these outputs are valid, relative to the Serial Clock (SCLK) or RCLK as listed in Table 2. Table 2: CLKE Settings | Output | Clock | CLKE = 0 | CLKE = 1 | |-----------|-------|----------|----------| | RPOS/RNEG | RCLK | Rising | Falling | | SDO | SCLK | Falling | Rising | The LXT310 serial port is addressed by setting bit A4 in the Address/Command byte, corresponding to address 16. The LXT310 contains only a single output data register so no complex chip addressing scheme is required. The register is accessed by causing the Chip Select (CS) input to transition from High to Low. Bit 1 of the serial Address/Command byte provides Read/Write control when the chip is accessed. A logic 1 indicates a read operation, and a logic 0 indicates a write operation. Serial data I/O timing characteristics are shown in Table 14, and Figures 11 and 12 in the Test Specifications section. Figure 4: LXT310 Serial Interface Data Structure **Table 3: LXT310 Serial Data Output Bits** (See Figure 4) | | | | <u> </u> | |-----------|-----------|-----------|----------------------------------------------------------------------------------| | Bit<br>D5 | Bit<br>D6 | Bit<br>D7 | Status | | 0 | 0 | 0 | Reset has occurred, or no program input. | | 0 | 0 | 1 | TAOS is active. | | 0 | 1 | 0 | Local Loopback is active. | | 0 | 1 | 1 | TAOS and Local Loopback are active. | | 1 | 0 | 0 | Remote Loopback is active. | | 1 | 0 | 1 | DPM has changed state since last Clear DPM occurred. | | 1 | 1 | 0 | LOS has changed state since last Clear LOS occurred. | | 1 | 1 | 1 | LOS and DPM have both changed state since last Clear DPM and Clear LOS occurred. | ## **Hardware Mode Operation** In Hardware Mode the transceiver is accessed and controlled through individual pins. With the exception of the INT and CLKE functions, Hardware Mode provides all the functions provided in the Host Mode. In the Hardware Mode RPOS/RNEG or RDATA outputs are valid on the rising edge of RCLK. The LXT310 operates in Hardware Mode only when MODE is set Low or connected to RCLK. ## **Diagnostic Mode Operation** #### **Transmit All Ones** In Transmit All Ones (TAOS) Mode, the TPOS and TNEG inputs to the transceiver are ignored and the transceiver transmits a continuous stream of ones at the TCLK frequency. (If TCLK is not provided, TAOS is locked to the MCLK.) This can be used as the Blue Alarm Indicator (AIS). In Host Mode, TAOS is commanded by writing a one to bit D7 of the input data byte. In Hardware Mode, TAOS is commanded by setting pin 28 High. TAOS can be commanded simultaneously with Local Loopback, but is inhibited during Remote Loopback. #### **Local Loopback** Local Loopback (LLOOP) is designed to exercise the maximum number of functional blocks. During LLOOP operation, the RTIP/RRING inputs from the line are disconnected. Instead, the transmit outputs are routed back into the receive inputs. This tests the encoders/decoders, jitter attenuator, transmitter, receiver and timing recovery sections. In Host Mode, Local Loopback is commanded by writing a one to bit D6 of the input data byte. In Hardware Mode, Local Loopback is commanded by setting pin 27 High. If TAOS and LLOOP are both set, the All Ones pattern is transmitted onto the line while the TPOS/TNEG input data is looped back to the RPOS/RNEG outputs. #### **Remote Loopback** In Remote Loopback (RLOOP) Mode, the transmit data and clock inputs (TCLK and TPOS/TNEG or TDATA) are ignored, and the in-line encoders and decoders are bypassed. The RPOS/RNEG or RDATA outputs are looped back through the transmit circuits and output on TTIP and TRING at the RCLK frequency. Receiver circuits are unaffected by the RLOOP command and continue to output the RCLK and RPOS/RNEG or RDATA signals received from the twisted-pair line. In Host Mode, Remote Loopback is commanded by writing a one to bit D5 of the input data byte. In Hardware Mode, Remote Loopback is commanded by setting pin 26 High. #### **Network Loopback** Network Loopback can be commanded from the network when the Network Loopback detect function is enabled. In Host Mode, Network Loopback (NLOOP) detection is enabled by simultaneously writing ones to RLOOP, LLOOP and TAOS, then writing zeros in the next cycle. In Hardware Mode, Network Loopback detection is enabled by holding RLOOP, LLOOP and TAOS High simultaneously for 200 ns then bringing them Low, or by tying RCLK to RLOOP. NLOOP detection may be disabled by resetting the chip. When NLOOP detection is enabled, the receiver monitors the input data stream for the NLOOP data patterns (00001 = enable, 001 = disable). When an NLOOP enable data pattern is repeated for a minimum of five seconds (with 10-3 BER), the device begins remote loopback operation. The LXT310 responds to both framed and unframed NLOOP patterns. Once remote network loopback detection is enabled at the chip and activated by the correct data pattern, it is identical to remote loopback initiated at the chip. NLOOP is reset by receiving the disable pattern for 5 seconds, or by activation of RLOOP. NLOOP is temporarily interrupted by LLOOP, but the NLOOP state is not reset. ## **APPLICATION INFORMATION** Figure 5: Typical LATN Decoding Circuit # LATN Decoding Circuits and External Components To conserve pins, the line attenuation output is encoded as a simple serial bit stream. Table 4 provides the decoded output for each equalizer setting. Figure 5 is a typical decoding circuit for the LATN output. It uses a 2-bit synchronous counter (half of a 4-bit counter) with synchronous reset, and a pair of flip-flops. Table 5 lists approved crystals and transformers. **Table 4: LATN Output Coding** | L1 | Line Attenuation | | |----|------------------|----------| | 0 | 0 | 0.0 dB | | 0 | 1 | -7.5 dB | | 1 | 0 | -15.0 dB | | 1 | 1 | -22.5 dB | **Table 5: Approved Crystals and Transformers** | Component | Manufacturer | Part Numbers | |----------------|-------------------|-----------------------------------------| | Crystal | M-Tron | MP-1 3808-010 / 4144-002 | | (6.176 MHz) | Monitor Products | MSC1311-01B | | | CTS Knights | 6176-180 | | | Valpey Fisher | VF49A16FN1 | | | U.S. Črystal | U18-18-6176SP | | Tx Transformer | Bell Fuse | 0553-5006-IC | | (1:2) | FEE Fil-Mag | 66Z1308 | | | Midcom | 671-5832 | | | Pulse Engineering | 65351, 65771 | | | Schott Corp | 67127370 and 67130850 | | | HALO | TD61-1205G and TD67-1205G (combo Tx/Rx) | | Rx Tranformer | FEE Fil-Mag | FE 8006-155 | | (1:1) | Midcom | 671-5792 | | | Pulse Engineering | 64936 and 65778 | | | Schott Corp | 67130840 and 67109510 | | | HALO | TD61-1205G and TD67-1205G (combo Tx/Rx) | ## **Host Mode Applications** Figure 6 shows a typical T1 CSU application with the LXT310 operating in the Host Mode (MODE pin tied high). A T1/ESF Framer provides the digital interface with the host controller. Both devices are controlled through the serial interface. In the Host Mode, the LOS alarm is reported via the serial port so the LOS pin is allowed to float. An LXP600A Clock Adapter (CLAD) provides the 2.048 MHz system backplane clock, locked to the recovered 1.544 MHz clock signal. The 6.176 MHz crystal across XTALIN and XTALOUT enables the JAL which is switched to the transmit side by the ground on JASEL. (Refer to Table 5 for approved crystals and transformers.) The power supply inputs are tied to a common bus with appropriate decoupling capacitors (68 $\mu F$ and 0.1 $\mu F)$ installed on each side. The twisted-pair interfaces are relatively simple. A 100 $\Omega$ resistor across the input of a 1:1 transformer is used on the receive side, and a pair of 12.5 $\Omega$ resistors are installed in line with the 1:2 output transformer. Table 6: LXT310 Crystal Specifications (External) | Parameter | Specification | |-----------------------------|------------------------------------------------------------------------------------------------------------| | Frequency | 6.176 MHz | | Frequency stability | ± 20 ppm @ 25 °C<br>± 25 ppm from -40 °C to 85 °C<br>(Ref 25 °C reading) | | Pullability | CL = 11 pF to 18.7 pF, $+\Delta$ F = 175 to 195 ppm<br>CL = 18.7 pF to 34 pF, $-\Delta$ F = 175 to 195 ppm | | Effective series resistance | 40 Ω Maximum | | Crystal cut | AT | | Resonance | Parallel | | Maximum drive level | 2.0 mW | | Mode of operation | Fundamental | | Crystal holder | HC49 (R3W), $C_0 = 7$ pF maximum<br>$C_M = 17$ fF typical | Figure 6: Typical LXT310 Host Mode T1/CSU Application # LXT310 Hardware Mode Applications Figure 7 is a typical 1.544 Mbps ISDN PRI application with the LXT310, a T1/ESF framer and an LXP600A clock adapter. The LXT310 is operating in the Hardware Mode with B8ZS encoding enabled (MODE pin 5 tied to RCLK). As in the T1/CSU application, Figure 6, this configuration is illustrated with a single power supply bus. CMOS control logic is used to set both LBO pins high, selecting the 22.5 dB LBO, and the EGL pin is tied low, allowing for full receiver gain. The TAOS, LLOOP and RLOOP diagnostic modes are individually controllable. The RCLK input to the OR gate at RLOOP allows for clocking of the RLOOP pin, which enables network loopback detection. The receive and transmit line interfaces are identical to the Host Mode application shown in Figure 6. Figure 7: Typical LXT310 Hardware Mode Application ### **TEST SPECIFICATIONS** #### NOTE The minimum and maximum values in Tables 7 through 14 and Figures 8 through 12 represent the performance specifications of the LXT310 and are guaranteed by test, except where noted by design. **Table 7: Absolute Maximum Ratings** | Parameter | Sym | Min | Max | Units | |-------------------------------------|-----------------|------------|---------|-------| | DC supply (referenced to GND) | RV+, TV+ | -0.3 | 6.0 | V | | Input voltage, any pin | V <sub>IN</sub> | RGND - 0.3 | RV++0.3 | V | | Input current, any pin <sup>1</sup> | Iin | -10 | 10 | mA | | Ambient operating temperature | TA | -40 | 85 | °C | | Storage temperature | Tstg | -65 | 150 | °C | #### CAUTION Operations at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. **Table 8: Recommended Operating Conditions and Characteristics** | Parameter | Sym | Min | Тур | Max | Units | | |-----------------------------------------------|----------|------|-----|------|-------|--| | DC supply <sup>1</sup> | RV+, TV+ | 4.75 | 5.0 | 5.25 | V | | | Ambient operating temperature | TA | _ | 25 | _ | ° C | | | 1. TV+ must not exceed RV+ by more than 0.3 V | 7. | | | | | | Table 9: Electrical Characteristics (Under Recommended Operating Conditions) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |---------------------------------------------------------------------|--------------|-----|------------------|-----|-------|----------------------------| | High level input voltage <sup>2,3</sup> (pins 1-5, 10, 23-28) | $V_{\rm IH}$ | 2.0 | _ | - | V | | | Low level input voltage <sup>2,3</sup> (pins 1-5, 10, 23-28) | VIL | _ | _ | 0.8 | V | | | High level output voltage <sup>2,3</sup> (pins 6-8, 11, 12, 23, 25) | Voh | 2.4 | - | - | V | $I_{OUT} = -400 \mu A$ | | Low level output voltage <sup>2,3</sup> (pins 6-8, 11, 12, 23, 25) | Vol | _ | _ | 0.4 | V | $I_{OUT} = 1.6 \text{ mA}$ | | Input leakage current | $I_{LL}$ | 0 | _ | ±10 | μΑ | | - 1. Typical values are measured at 25 °C and are for design aid only; not guaranteed and not subject to production testing. - 2. Functionality of pins 23 and 25 depends on mode. See Host/Hardware Mode descriptions. - 3. Output drivers will output CMOS logic levels into CMOS loads. - 4. TTIP, TRING only in Idle or Power Down Mode. - 5. Power dissipation while driving a $25~\Omega$ load over operating temperature range. Includes device and load. Digital input levels are within 10% of the supply rails and digital outputs are driving a 50 pF capacitive load. <sup>1.</sup> Transient currents of up to 100 mA will not cause SCR latch up. TTIP, TRING, TV+ and TGND can withstand a continuous current of 100 mA. #### **LXT310 T1 CSU/ISDN PRI Transceiver** Table 9: Electrical Characteristics (Under Recommended Operating Conditions) | Parameter | | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |---------------------------------------------------|----------------|-----|------------------|------|-------|--------------------------------------------------------| | Three-state leakage current <sup>2</sup> (pin 25) | I3L | 0 | _ | ±10 | μΑ | | | Driver power down current <sup>4</sup> | IPD | _ | - | ±1.2 | mA | Direct connection to Vcc or GND | | Total power dissipation <sup>5</sup> | P <sub>D</sub> | _ | 620 | _ | mW | 100% ones density<br>& maximum line<br>length @ 5.25 V | - 1. Typical values are measured at 25 °C and are for design aid only; not guaranteed and not subject to production testing. - 2. Functionality of pins 23 and 25 depends on mode. See Host/Hardware Mode descriptions. - 3. Output drivers will output CMOS logic levels into CMOS loads. - 4. TTIP, TRING only in Idle or Power Down Mode. - 5. Power dissipation while driving a $25~\Omega$ load over operating temperature range. Includes device and load. Digital input levels are within 10% of the supply rails and digital outputs are driving a 50 pF capacitive load. Table 10: Analog Characteristics (Over Recommended Range) | Parameter | | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |--------------------------------------------------------|---------------------|------|------------------|------|-------|------------------------------| | Recommended output load at TTIP and TRING | | 50 | _ | 200 | Ω | | | AMI Output Pulse Amplitudes | | 2.4 | 3.0 | 3.6 | V | | | | 10 Hz - 8 kHz | _ | _ | 0.01 | UI | Measured at the | | Jitter added by the transmitter <sup>2</sup> | 8 kHz - 40 kHz | _ | _ | 0.02 | UI | output with<br>LBO1 = 0, and | | | 10 Hz - 40 kHz | _ | _ | 0.02 | UI | LBO2 = 0 | | | Broad Band | _ | _ | 0.04 | UI | | | Receive signal attenuation | Mode 1 (EGL = $1$ ) | 0 | 26 | - | dB | | | range @ 772 kHz | Mode 2 (EGL = $0$ ) | 0 | 36 | - | dB | | | Allowable consecutive zeros before LOS | | 160 | 175 | 190 | _ | | | Input jitter tolerance | 10 kHz - 100 kHz | 0.4 | _ | - | UI | | | 1 Hz | | 13.8 | _ | - | | | | Jitter attenuation curve corner frequency <sup>3</sup> | | - | 3 | _ | Hz | | $<sup>1.\</sup> Typical\ values\ are\ measured\ at\ 25\ ^{\circ}C\ and\ are\ for\ design\ aid\ only;\ not\ guaranteed\ and\ not\ subject\ to\ production\ testing.$ <sup>2.</sup> Input signal to TCLK is jitter-free. <sup>3.</sup> Guaranteed by characterization; not subject to production testing. <sup>4.</sup> Circuit attenuates jitter at 20 dB/decade above the corner frequency. Figure 8: 1.544 Mbps DS1 Pulse Mask (T1.403 - 1995) **Table 11: Pulse Mask Corner Point Specifications** | Maximum Curve | | Minimum Curve | | | | | |---------------|-----|---------------|----------|--|--|--| | Time (ns) | % V | Time (ns) | % V | | | | | 0 | 5 | 0 | -5<br>-5 | | | | | 250 | 5 | 350 | | | | | | 325 | 80 | 350 | 50 | | | | | 325 | 120 | 400 | 90 | | | | | 425 | 120 | 500 | 95 | | | | | 500 | 105 | 600 | 90 | | | | | 675 | 105 | 650 | 50 | | | | | 725 | 5 | 650 | -45 | | | | | 1100 | 5 | 800 | -45 | | | | | 1250 | 5 | 896 | -26 | | | | | | | 1100 | -5<br>-5 | | | | | | | 1250 | -5 | | | | Table 12: LXT310 Receive Timing Characteristics (See Figure 9) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | |---------------------------------------|--------------|-----|------------------|-----|-------| | Receive clock duty cycle <sup>2</sup> | RCLKd | 40 | 50 | 60 | % | | Receive clock pulse width | tpw | 600 | 648 | 700 | ns | | Receive clock pulse width high | tрwн | _ | 324 | _ | ns | | Receive clock pulse width low | <b>t</b> pwl | 303 | 324 | 345 | ns | | RPOS/RNEG to RCLK rising setup time | tsur | _ | 274 | _ | ns | | RCLK rising to RPOS/RNEG hold time | thr | _ | 274 | _ | ns | <sup>1.</sup> Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. <sup>2.</sup> RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Max and Min RCLK duty cycles are for worst case jitter conditions (0.4 UI clock displacement for 1.544 MHz). Figure 9: LXT310 Receive Clock Timing Diagram **Table 13: LXT310 Master Clock and Transmit Timing Characteristics** (See Figure 10) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Notes | |----------------------------------------------------------------------------------------------------------------------------|--------------|-----|------------------|------|-------|-------------| | Master clock frequency | MCLK | - | 1.544 | _ | MHz | | | Master clock tolerance | MCLKt | - | ±100 | _ | ppm | | | Master clock duty cycle | MCLKd | 40 | - | 60 | % | | | Crystal frequency | fc | _ | 6.176 | _ | MHz | LXT310 only | | Transmit clock frequency | TCLK | _ | 1.544 | _ | MHz | | | Transmit clock tolerance | TCLKt | _ | - | ±100 | ppm | | | Transmit clock duty cycle | TCLKd | 10 | - | 90 | % | | | TPOS/TNEG to TCLK setup time | <b>t</b> sut | 50 | _ | _ | ns | | | TCLK to TPOS/TNEG hold time | <b>t</b> нт | 50 | _ | - | ns | | | 1. Typical values are at 25 °C and are for design aid only; they are not guaranteed and not subject to production testing. | | | | | | | Figure 10: LXT310 Transmit Clock Timing Diagram Table 14: LXT310 Serial I/O Timing Characteristics (See Figures 11 and 12) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |----------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------------------|-----|-------|--------------------| | Rise/Fall time - any digital output | trf | _ | | 100 | ns | Load 1.6 mA, 50 pF | | SDI to SCLK setup time | t <sub>DC</sub> | 50 | _ | _ | ns | | | SCLK to SDI hold time | <b>t</b> cdh | 50 | _ | _ | ns | | | SCLK low time | <b>t</b> cl | 240 | _ | _ | ns | | | SCLK high time | tсн | 240 | _ | _ | ns | | | SCLK rise and fall time | tr, tf | _ | _ | 50 | ns | | | CS to SCLK setup time | tcc | 50 | _ | _ | ns | | | SCLK to CS hold time | tссн | 50 | _ | _ | ns | | | CS inactive time | <b>t</b> cwh | 250 | _ | _ | ns | | | SCLK to SDO valid | tcdv | _ | _ | 200 | ns | | | SCLK falling edge or $\overline{\text{CS}}$ rising edge to SDO high Z | tcdz | _ | 100 | _ | ns | | | 1. Typical values are at 25° C and are for design aid only; they are not guaranteed and not subject to production testing. | | | | | | | <sup>1.</sup> Typical values are at 25°C and are for design and only, they are not guaranteed and not subject to production testi Figure 11: LXT310 Serial Data Input Timing Diagram Figure 12: LXT310 Serial Data Output Timing Diagram # **NOTES**